Data Sheet: Technical Data Document Number: MCIMX35SR2AEC Rev. 10, 06/2012 # IMX35 #### Package Information Plastic Package Case 5284 17 x 17 mm, 0.8 mm Pitch #### **Ordering Information** See Table 1 on page 3 for ordering information. # i.MX35 Applications Processors for Automotive Products # 1 Introduction The i.MX35 Auto Application Processor family is designed for automotive infotainment and navigation applications. These processors are AECQ100 Grade 3 qualified and rated for ambient operating temperatures up to 85 °C. Based on an ARM11 microprocessor core running at up to 532 MHz, the device offers the following features and optimized system cost for the target applications. - Audio connectivity and telematics: - Compressed audio playback from storage devices (CD, USB, HDD or SD card) - PlayFromDevice (1-wire and 2-wire support) for portable media players - iPod/iPhone control and playback - High-speed CD ripping to USB, SD/MMC or HDD for virtual CD changer - Audio processing for hands-free telephony: Bluetooth, AEC/NS, and microphone beam forming - Speech recognition | 1. | Intro | duction | 1 | |----|-------|-------------------------------------------------|-------| | | 1.1. | Features | 2 | | | 1.2 | Ordering Information | | | | 1.3. | Block Diagram | 5 | | 2 | Fund | ctional Description and Application Information | 4 | | | 2.1. | Application Processor Domain Overview | 5 | | | 2.2. | Shared Domain Overview | 6 | | | 2.3. | Advanced Power Management Overview | 6 | | | 2.4. | ARM11 Microprocessor Core | 6 | | | 2.5. | Module Inventory | | | 3. | Sign | al Descriptions: Special Function Related Pins | 12 | | 4. | Elect | trical Characteristics | 13 | | | 4.1. | i.MX35 Chip-Level Conditions | 13 | | | 4.2. | Power Modes | 15 | | | 4.3. | Supply Power-Up/Power-Down Requirements an | ıd | | | | Restrictions | 16 | | | 4.4. | Reset Timing | 18 | | | 4.5. | Power Characteristics | | | | 4.6. | Thermal Characteristics | | | | 4.7. | I/O Pin DC Electrical Characteristics | | | | 4.8. | I/O Pin AC Electrical Characteristics | | | | 4.9. | Module-Level AC Electrical Specifications | 30 | | 5. | Pack | cage Information and Pinout | . 131 | | | 5.1. | MAPBGA Production Package 1568-01, 17 × 17 | | | | | 0.8 Pitch | . 132 | | | 5.2. | | | | 6. | Prod | luct Documentation | . 145 | | 7. | Revi | sion History | . 146 | - A/V connectivity and navigation: - Includes audio connectivity and telematics features - Map display and route calculation - QVGA video decode, WVGA video display - Sophisticated graphical user interface The i.MX35 processor takes advantage of the ARM1136JF-S<sup>TM</sup> core running at 532 MHz that is boosted by a multilevel cache system, and features peripheral devices such as an autonomous image processing unit, a vector floating point (VFP11) co-processor, and a RISC-based DMA controller. The i.MX35 supports connections to various types of external memories, such as SDRAM, mobile DDR and DDR2, SLC and MLC NAND Flash, NOR Flash and SRAM. The device can be connected to a variety of external devices such as high-speed USB2.0 OTG, ATA, MMC/SDIO, and Compact Flash. #### 1.1 Features The i.MX35 is designed for automotive infotainment video-enabled applications. It provides low-power solutions for applications demanding high-performance multimedia and graphics. The i.MX35 is based on the ARM1136 platform, which has the following features: - ARM1136JF-S processor, version r1p3 - 16-Kbyte L1 instruction cache - 16-Kbyte L1 data cache - 128-Kbyte L2 cache, version r0p4 - 128 Kbytes of internal SRAM - Vector floating point unit (VFP11) To boost multimedia performance, the following hardware accelerators are integrated: - Image processing unit (IPU) - OpenVG 1.1 graphics processing unit (GPU) (not available for the MCIMX351) The MCIMX35 provides the following interfaces to external devices (some of these interfaces are muxed and not available simultaneously): - 2 controller area network (CAN) interfaces - 2 SDIO/MMC interfaces, 1 SDIO/CE-ATA interface (CE-ATA is not available for the MCIMX351) - 32-bit mobile DDR, DDR2 (4-bank architecture), and SDRAM (up to 133 MHz) - 2 configurable serial peripheral interfaces (CSPI) (up to 52 Mbps each) - Enhanced serial audio interface (ESAI) - 2 synchronous serial interfaces (SSI) - Ethernet MAC 10/100 Mbps - 1 USB 2.0 host with ULPI interface or internal full-speed PHY. Up to 480 Mbps if external HS PHY is used. - 1 USB 2.0 OTG (up to 480 Mbps) controller with internal high-speed OTG PHY - Flash controller—MLC/SLC NAND and NOR - GPIO with interrupt capabilities - 3 I<sup>2</sup>C modules (up to 400 Kbytes each) - JTAG - Key pin port - Media local bus (MLB) interface - Asynchronous sample rate converter (ASRC) - 1-Wire - Parallel camera sensor (4/8/10/16-bit data port for video color models: YCC, YUV, 30 Mpixels/s) - Parallel display (primary up to 24-bit, 1024 x 1024) - Parallel ATA (up to 66 Mbytes) (not available for the MCIMX351) - PWM - SPDIF transceiver - 3 UART (up to 4.0 Mbps each) # 1.2 Ordering Information Table 1 provides the ordering information for the i.MX35 processors for automotive applications. Table 1. Ordering Information | Description | Part Number | Silicon<br>Revision | Package <sup>1</sup> | Speed | Operating<br>Temperature<br>Range (°C) | Signal Ball<br>Map<br>Locations | Ball Map | |-------------|---------------|---------------------|----------------------|----------------------|----------------------------------------|---------------------------------|----------| | i.MX351 | MCIMX351AVM4B | 2.0 | 5284 | 400 MHz | -40 to 85 | Table 94 | Table 96 | | i.MX351 | MCIMX351AVM5B | 2.0 | 5284 | 532 MHz <sup>2</sup> | -40 to 85 | Table 94 | Table 96 | | i.MX355 | MCIMX355AVM4B | 2.0 | 5284 | 400 MHz | -40 to 85 | Table 94 | Table 96 | | i.MX355 | MCIMX355AVM5B | 2.0 | 5284 | 532 MHz <sup>2</sup> | -40 to 85 | Table 94 | Table 96 | | i.MX356 | MCIMX356AVM4B | 2.0 | 5284 | 400 MHz | -40 to 85 | Table 94 | Table 96 | | i.MX356 | MCIMX356AVM5B | 2.0 | 5284 | 532 MHz <sup>2</sup> | -40 to 85 | Table 94 | Table 96 | | i.MX351 | MCIMX351AJQ4C | 2.1 | 5284 | 400MHz | -40 to 85 | Table 95 | Table 97 | | i.MX351 | MCIMX351AJQ5C | 2.1 | 5284 | 532MHz <sup>2</sup> | -40 to 85 | Table 95 | Table 97 | | i.MX355 | MCIMX355AJQ4C | 2.1 | 5284 | 400MHz | -40 to 85 | Table 95 | Table 97 | | i.MX355 | MCIMX355AJQ5C | 2.1 | 5284 | 532MHz <sup>2</sup> | -40 to 85 | Table 95 | Table 97 | | i.MX356 | MCIMX356AJQ4C | 2.1 | 5284 | 400MHz | -40 to 85 | Table 95 | Table 97 | | i.MX356 | MCIMX356AJQ5C | 2.1 | 5284 | 532MHz <sup>2</sup> | -40 to 85 | Table 95 | Table 97 | | i.MX356 | SCIMX356BVMB | 2 | 5284 | 532MHz | -40 to 85 | Table 94 | Table 96 | <sup>1</sup> Case 5284 is RoHS-compliant, lead-free, MSL = 3, 1. <sup>2 532</sup> MHz rated devices meet all specifications of 400 MHz rated devices. A 532 MHz device can be substituted in place of a 400 MHz device. The ball map for silicon revision 2.1 is different than the ballmap for silicon revision 2.0. The layout for each revision is not compatible, so it is important that the correct ballmap be used to implement the layout. See Section 5, "Package Information and Pinout." Table 2 shows the functional differences between the different parts in the i.MX35 family. Table 2. Functional Differences in the i.MX35 Parts | Module | MCIMX351 | MCIMX353 | MCIMX355 | MCIMX356 | MCIMX357 | |--------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|----------|----------| | I2C (3) | Yes | Yes | Yes | Yes | Yes | | CSPI (2) | Yes | Yes | Yes | Yes | Yes | | SSI/I2S (2) | Yes | Yes | Yes | Yes | Yes | | ESAI | Yes | Yes | Yes | Yes | Yes | | SPDIF I/O | Yes | Yes | Yes | Yes | Yes | | USB HS Host | Yes | Yes | Yes | Yes | Yes | | USB OTG | Yes | Yes | Yes | Yes | Yes | | FlexCAN (2) | Yes | Yes | Yes | Yes | Yes | | MLB | Yes | Yes | Yes | Yes | Yes | | Ethernet | Yes | Yes | Yes | Yes | Yes | | 1-Wire | Yes | Yes | Yes | Yes | Yes | | KPP | Yes | Yes | Yes | Yes | Yes | | SDIO/MMC (2) | Yes | Yes | Yes | Yes | Yes | | SDIO/Memory Stick | Yes | Yes | Yes | Yes | Yes | | External Memory Controller (EMC) | Yes | Yes | Yes | Yes | Yes | | JTAG | Yes | Yes | Yes | Yes | Yes | | PATA | | Yes | Yes | Yes | Yes | | CE-ATA | | Yes | Yes | Yes | Yes | | Image Processing Unit (IPU) (inversion and rotation, pre- and post-processing, camera interface, blending, display controller) | _ | Yes | Yes | Yes | Yes | | Open VG graphics acceleration (GPU) | _ | Yes | _ | Yes | Yes | # 1.3 Block Diagram Figure 1 is the i.MX35 simplified interface block diagram. Figure 1. i.MX35 Simplified Interface Block Diagram # 2 Functional Description and Application Information The i.MX35 consists of the following major subsystems: - ARM1136 Platform—AP domain - SDMA Platform and EMI—Shared domain # 2.1 Application Processor Domain Overview The applications processor (AP) and its domain are responsible for running the operating system and applications software, providing the user interface, and supplying access to integrated and external peripherals. The AP domain is built around an ARM1136JF-S core with 16-Kbyte instruction and data L1 caches, an MMU, a 128-Kbyte L2 cache, a multiported crossbar switch, and advanced debug and trace interfaces. The i.MX35 core is intended to operate at a maximum frequency of 532 MHz to support the required multimedia use cases. Furthermore, an image processing unit (IPU) is integrated into the AP domain to offload the ARM11 core from performing functions such as color space conversion, image rotation and scaling, graphics overlay, and pre- and post-processing. The functionality of AP Domain peripherals includes the user interface; the connectivity, display, security, and memory interfaces; and 128 Kbytes of multipurpose SRAM. #### 2.2 Shared Domain Overview The shared domain is composed of the shared peripherals, a smart DMA engine (SDMA) and a number of miscellaneous modules. For maximum flexibility, some peripherals are directly accessible by the SDMA engine. The i.MX35 has a hierarchical memory architecture including L1 caches and a unified L2 cache. This reduces the bandwidth demands for the external bus and external memory. The external memory subsystem supports a flexible external memory system, including support for SDRAM (SDR, DDR2 and mobile DDR) and NAND Flash. # 2.3 Advanced Power Management Overview To address the continuing need to reduce power consumption, the following techniques are incorporated in the i.MX35: - Clock gating - Power gating - Power-optimized synthesis - Well biasing The insertion of gating into the clock paths allows unused portions of the chip to be disabled. Because static CMOS logic consumes only leakage power, significant power savings can be realized. "Well biasing" is applying a voltage that is greater than $V_{DD}$ to the nwells, and one that is lower than $V_{SS}$ to the pwells. The effect of applying this well back bias voltage reduces the subthreshold channel leakage. For the 90-nm digital process, it is estimated that the subthreshold leakage is reduced by a factor of ten over the nominal leakage. Additionally, the supply voltage for internal logic can be reduced from 1.4 V to 1.22 V. # 2.4 ARM11 Microprocessor Core The CPU of the i.MX35 is the ARM1136JF-S core, based on the ARM v6 architecture. This core supports the ARM Thumb<sup>®</sup> instruction sets, features Jazelle<sup>®</sup> technology (which enables direct execution of Java byte codes) and a range of SIMD DSP instructions that operate on 16-bit or 8-bit data values in 32-bit registers. The ARM1136JF-S processor core features are as follows: - Integer unit with integral EmbeddedICE<sup>™</sup> logic - Eight-stage pipeline - Branch prediction with return stack - Low-interrupt latency - Instruction and data memory management units (MMUs), managed using micro TLB structures backed by a unified main TLB - Instruction and data L1 caches, including a non-blocking data cache with hit-under-miss - Virtually indexed/physically addressed L1 caches - 64-bit interface to both L1 caches - Write buffer (bypassable) - High-speed Advanced Micro Bus Architecture (AMBA)<sup>TM</sup> L2 interface - Vector floating point co-processor (VFP) for 3D graphics and hardware acceleration of other floating-point applications - ETM<sup>™</sup> and JTAG-based debug support Table 3 summarizes information about the i.MX35 core. Table 3. i.MX35 Core | Core | Core | Brief Description | Integrated Memory | |---------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Acronym | Name | | Features | | ARM11 or<br>ARM1136 | ARM1136<br>Platform | The ARM1136™ platform consists of the ARM1136JF-S core, the ETM real-time debug modules, a 6 × 5 multi-layer AHB crossbar switch (MAX), and a vector floating processor (VFP). The i.MX35 provides a high-performance ARM11 microprocessor core and highly integrated system functions. The ARM Application Processor (AP) and other subsystems address the needs of the personal, wireless, and portable product market with integrated peripherals, advanced processor core, and power management capabilities. | <ul> <li>16-Kbyte instruction cache</li> <li>16-Kbyte data cache</li> <li>128-Kbyte L2 cache</li> <li>32-Kbyte ROM</li> <li>128-Kbyte RAM</li> </ul> | # 2.5 Module Inventory Table 4 shows an alphabetical listing of the modules in the MCIMX35. For extended descriptions of the modules, see the MCIMX35 reference manual. **Table 4. Digital and Analog Modules** | Block<br>Mnemonic | Block Name | Domain <sup>1</sup> | Subsystem | Brief Description | |-------------------|------------------------------------|---------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-WIRE | 1-Wire interface | ARM | ARM1136<br>platform<br>peripherals | 1-Wire provides the communication line to a 1-Kbit add-only memory. the interface can send or receive 1 bit at a time. | | ASRC | Asynchronous sample rate converter | SDMA | Connectivity peripherals | The ASRC is designed to convert the sampling rate of a signal associated to an input clock into a signal associated to a different output clock. It supports a concurrent sample rate conversion of about –120 dB THD+N. The sample rate conversion of each channel is associated to a pair of incoming and outgoing sampling rates. | Table 4. Digital and Analog Modules (continued) | Block<br>Mnemonic | Block Name | Domain <sup>1</sup> | Subsystem | Brief Description | |-------------------|---------------------------------------------------|---------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ATA | ATA module | SDMA | Connectivity peripherals | The ATA block is an AT attachment host interface. Its main use is to interface with IDE hard disk drives and ATAPI optical disk drives. It interfaces with the ATA device over a number of ATA signals. | | AUDMUX | Digital audio<br>mux | ARM | Multimedia<br>peripherals | The AUDMUX is a programmable interconnect for voice, audio, and synchronous data routing between host serial interfaces (SSIs) and peripheral serial interfaces (audio codecs). The AUDMUX has two sets of interfaces: internal ports to on-chip peripherals and external ports to off-chip audio devices. Data is routed by configuring the appropriate internal and external ports. | | CAN(2) | CAN module | ARM | Connectivity peripherals | The CAN protocol is primarily designed to be used as a vehicle serial data bus running at 1 Mbps. | | CCM | Clock control module | ARM | Clocks | This block generates all clocks for the peripherals in the SDMA platform. The CCM also manages ARM1136 platform low-power modes (WAIT, STOP), disabling peripheral clocks appropriately for power conservation, and provides alternate clock sources for the ARM1136 and SDMA platforms. | | CSPI(2) | Configurable<br>serial<br>peripheral<br>interface | SDMA,<br>ARM | Connectivity peripherals | This module is a serial interface equipped with data FIFOs; each master/slave-configurable SPI module is capable of interfacing to both serial port interface master and slave devices. The CSPI ready (SPI_RDY) and slave select (SS) control signals enable fast data communication with fewer software interrupts. | | ECT | Embedded<br>cross trigger | SDMA,<br>ARM | Debug | ECT (embedded cross trigger) is an IP for real-time debug purposes. It is a programmable matrix allowing several subsystems to interact with each other. ECT receives signals required for debugging purposes (from cores, peripherals, buses, external inputs, and so on) and propagates them (propagation programmed through software) to the different debug resources available within the SoC. | | EMI | External<br>memory<br>interface | SDMA | External<br>memory<br>interface | The EMI module provides access to external memory for the ARM and other masters. It is composed of the following main submodules: M3IF—provides arbitration between multiple masters requesting access to the external memory. SDRAM CTRL—interfaces to mDDR, DDR2 (4-bank architecture type), and SDR interfaces. NANDFC—provides an interface to NAND Flash memories. WEIM—interfaces to NOR Flash and PSRAM. | | EPIT(2) | Enhanced periodic interrupt timer | ARM | Timer<br>peripherals | Each EPIT is a 32-bit "set-and-forget" timer that starts counting after the EPIT is enabled by software. It is capable of providing precise interrupts at regular intervals with minimal processor intervention. It has a 12-bit prescaler to adjust the input clock frequency to the required time setting for the interrupts, and the counter value can be programmed on the fly. | **Table 4. Digital and Analog Modules (continued)** | Block<br>Mnemonic | Block Name | Domain <sup>1</sup> | Subsystem | Brief Description | |-------------------|-----------------------------------------------|---------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ESAI | Enhanced<br>serial audio<br>interface | SDMA | Connectivity peripherals | The enhanced serial audio interface (ESAI) provides a full-duplex serial port for serial communication with a variety of serial devices, including industry-standard codecs, SPDIF transceivers, and other DSPs. The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. | | eSDHCv2<br>(3) | Enhanced<br>secure digital<br>host controller | ARM | Connectivity peripherals | The eSDHCv2 consists of four main modules: CE-ATA, MMC, SD and SDIO. CE-ATA is a hard drive interface that is optimized for embedded applications of storage. The MultiMediaCard (MMC) is a universal, low-cost, data storage and communication media to applications such as electronic toys, organizers, PDAs, and smart phones. The secure digital (SD) card is an evolution of MMC and is specifically designed to meet the security, capacity, performance, and environment requirements inherent in emerging audio and video consumer electronic devices. SD cards are categorized into Memory and I/O. A memory card enables a copyright protection mechanism that complies with the SDMI security standard. SDIO cards provide high-speed data I/O (such as wireless LAN via SDIO interface) with low power consumption. Note: CE-ATA is not available for the MCIMX351. | | FEC | Ethernet | SDMA | Connectivity peripherals | The Ethernet media access controller (MAC) is designed to support both 10 and 100 Mbps Ethernet/IEEE 802.3 networks. An external transceiver interface and transceiver function are required to complete the interface to the media | | GPIO(3) | General<br>purpose I/O<br>modules | ARM | Pins | Used for general purpose input/output to external ICs. Each GPIO module supports 32 bits of I/O. | | GPT | General<br>purpose timers | ARM | Timer<br>peripherals | Each GPT is a 32-bit free-running or set-and-forget mode timer with a programmable prescaler and compare and capture registers. A timer counter value can be captured using an external event and can be configured to trigger a capture event on either the leading or trailing edges of an input pulse. When the timer is configured to operate in set-and-forget mode, it is capable of providing precise interrupts at regular intervals with minimal processor intervention. The counter has output compare logic to provide the status and interrupt at comparison. This timer can be configured to run either on an external clock or on an internal clock. | | GPU2D | Graphics<br>processing unit<br>2Dv1 | ARM | Multimedia<br>peripherals | This module accelerates OpenVG and GDI graphics. Note: Not available for the MCIMX351. | Table 4. Digital and Analog Modules (continued) | Block<br>Mnemonic | Block Name | Domain <sup>1</sup> | Subsystem | Brief Description | |---------------------|---------------------------------------------|---------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I <sup>2</sup> C(3) | I <sup>2</sup> C module | ARM | ARM1136<br>platform<br>peripherals | Inter-integrated circuit (I <sup>2</sup> C) is an industry-standard, bidirectional serial bus that provides a simple, efficient method of data exchange, minimizing the interconnection between devices. I <sup>2</sup> C is suitable for applications requiring occasional communications over a short distance among many devices. The interface operates at up to 100 kbps with maximum bus loading and timing. The I <sup>2</sup> C system is a true multiple-master bus, with arbitration and collision detection that prevent data corruption if multiple devices attempt to control the bus simultaneously. This feature supports complex applications with multiprocessor control and can be used for rapid testing and alignment of end products through external connections to an assembly-line computer. | | IIM | IC identification module | ARM | Security<br>modules | The IIM provides the primary user-visible mechanism for interfacing with on-chip fuse elements. Among the uses for the fuses are unique chip identifiers, mask revision numbers, cryptographic keys, and various control signals requiring a fixed value. | | IOMUX | External<br>signals and pin<br>multiplexing | ARM | Pins | Each I/O multiplexer provides a flexible, scalable multiplexing solution with the following features: Up to eight output sources multiplexed per pin Up to four destinations for each input pin Unselected input paths held at constant levels for reduced power consumption | | IPUv1 | Image processing unit | ARM | Multimedia<br>peripherals | <ul> <li>The IPU supports video and graphics processing functions. It also provides the interface for image sensors and displays. The IPU performs the following main functions:</li> <li>Preprocessing of data from the sensor or from the external system memory</li> <li>Postprocessing of data from the external system memory</li> <li>Post-filtering of data from the system memory with support of the MPEG-4 (both deblocking and deringing) and H.264 post-filtering algorithms</li> <li>Displaying video and graphics on a synchronous (dumb or memory-less) display</li> <li>Displaying video and graphics on an asynchronous (smart) display</li> <li>Transferring data between IPU sub-modules and to/from the system memory with flexible pixel reformatting</li> </ul> | | KPP | Keypin port | ARM | Connectivity peripherals | Can be used for either keypin matrix scanning or general purpose I/O. | | MLB | Media local<br>bus | ARM | Connectivity peripherals | The MLB is designed to interface to an automotive MOST ring. | | OSCAUD | OSC audio<br>reference<br>oscillator | Analog | Clock | The OSCAUDIO oscillator provides a stable frequency reference for<br>the PLLs. This oscillator is designed to work in conjunction with an<br>external 24.576-MHz crystal. | **Table 4. Digital and Analog Modules (continued)** | Block<br>Mnemonic | Block Name | Domain <sup>1</sup> | Subsystem | Brief Description | |-------------------|--------------------------------------------------------|-------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSC24M | OSC24M<br>24-MHz<br>reference<br>oscillator | Analog | Clock | The signal from the external 24-MHz crystal is the source of the CLK24M signal fed into USB PHY as the reference clock and to the real time clock (RTC). | | MPLL<br>PPLL | Digital<br>phase-locked<br>loops | SDMA | Clocks | DPLLs are used to generate the clocks: MCU PLL (MPLL)—programmable Peripheral PLL (PPLL)—programmable | | PWM | Pulse-width<br>modulator | ARM | ARM1136<br>platform<br>peripherals | The pulse-width modulator (PWM) is optimized to generate sound from stored sample audio images; it can also generate tones. | | RTC | Real-time<br>clock | ARM | Clocks | Provides the ARM1136 platform with a clock function (days, hours, minutes, seconds) and includes alarm, sampling timer, and minute stopwatch capabilities. | | SDMA | Smart DMA<br>engine | SDMA | System controls | The SDMA provides DMA capabilities inside the processor. It is a shared module that implements 32 DMA channels and has an interface to connect to the ARM1136 platform subsystem, EMI interface, and the peripherals. | | SJC | Secure JTAG controller | ARM | Pins | The secure JTAG controller (SJC) provides debug and test control with maximum security. | | SPBA | SDMA<br>peripheral bus<br>arbiter | SDMA | System controls | The SPBA controls access to the SDMA peripherals. It supports shared peripheral ownership and access rights to an owned peripheral. | | S/PDIF | Serial audio interface | SDMA | Connectivity peripherals | Sony/Philips digital transceiver interface | | SSI(2) | Synchronous serial interface | SDMA,<br>ARM(2) | Connectivity peripherals | The SSI is a full-duplex serial port that allows the processor connected to it to communicate with a variety of serial protocols, including the Freescale Semiconductor SPI standard and the I <sup>2</sup> C sound (I <sup>2</sup> S) bus standard. The SSIs interface to the AUDMUX for flexible audio routing. | | UART(3) | Universal<br>asynchronous<br>receiver/trans<br>mitters | ARM<br>(UART1,2)<br>SDMA<br>(UART3) | Connectivity peripherals | Each UART provides serial communication capability with external devices through an RS-232 cable using the standard RS-232 non-return-to-zero (NRZ) encoding format. Each module transmits and receives characters containing either 7 or 8 bits (program-selectable). Each UART can also provide low-speed IrDA compatibility through the use of external circuitry that converts infrared signals to electrical signals (for reception) or transforms electrical signals to signals that drive an infrared LED (for transmission). | **Table 4. Digital and Analog Modules (continued)** | Block<br>Mnemonic | Block Name | Domain <sup>1</sup> | Subsystem | Brief Description | |-------------------|-----------------------------|---------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | USBOH | High-speed<br>USB on-the-go | SDMA | Connectivity peripherals | The USB module provides high performance USB on-the-go (OTG) functionality (up to 480 Mbps), compliant with the USB 2.0 specification, the OTG supplement, and the ULPI 1.0 low pin count specification. The module has DMA capabilities handling data transfer between internal buffers and system memory. | | WDOG | Watchdog<br>modules | ARM | Timer<br>peripherals | Each module protects against system failures by providing a method of escaping from unexpected events or programming errors. Once activated, the timer must be serviced by software on a periodic basis. If servicing does not take place, the watchdog times out and then either asserts a system reset signal or an interrupt request signal, depending on the software configuration. | <sup>&</sup>lt;sup>1</sup> ARM = ARM1136 platform, SDMA = SDMA platform # 3 Signal Descriptions: Special Function Related Pins Some special functional requirements are supported in the device. The details about these special functions and the corresponding pin names are listed in Table 5. **Table 5. Special Function Related Pins** | Function Name | Pin Name | Mux Mode | Detailed Description | |---------------------------|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | External ARM Clock | EXT_ARMCLK | ALT0 | External clock input for ARM clock. | | External Peripheral Clock | I2C1_CLK | ALT6 | External peripheral clock source. | | External 32-kHz Clock | CAPTURE | ALT4 | External clock input of 32 kHz, used when the internal | | | CSPI1_SS1 | ALT2 | 24M Oscillator is powered off, which could be configured either from CAPTURE or CSPI1_SS1. | | Clock Out | CLKO | ALT0 | Clock-out pin from CCM, clock source is controllable and can also be used for debug. | | Power Ready | GPIO1_0 | ALT1 | PMIC power-ready signal, which can be configured | | | TX1 | ALT1 | either from GPIO1_0 or TX1. | | Tamper Detect | GPIO1_1 | ALT6 | Tamper-detect logic is used to issue a security violation. This logic is activated if the tamper-detect input is asserted. Tamper-detect logic is enabled by the bit of IOMUXC_GPRA[2]. After enabling the logic, it is impossible to disable it until the next reset. | # 4 Electrical Characteristics The following sections provide the device-level and module-level electrical characteristics for the i.MX35 processor. # 4.1 i.MX35 Chip-Level Conditions This section provides the device-level electrical characteristics for the IC. See Table 6 for a quick reference to the individual tables and sections. Table 6. i.MX35 Chip-Level Conditions | Characteristics | Table/Location | |--------------------------|--------------------| | Absolute Maximum Ratings | Table 7 on page 13 | | i.MX35 Operating Ranges | Table 8 on page 14 | | Interface Frequency | Table 9 on page 15 | #### **CAUTION** Stresses beyond those listed in Table 7 may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in Table 8 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. **Table 7. Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Units | |---------------------------|---------------------------------|------|-------------------|-------| | Supply voltage (core) | VDD <sub>max</sub> <sup>1</sup> | -0.5 | 1.47 | V | | Supply voltage (I/O) | NVCC <sub>max</sub> | -0.5 | 3.6 | V | | Input voltage range | V <sub>Imax</sub> | -0.5 | 3.6 | V | | Storage temperature | T <sub>storage</sub> | -40 | 125 | °C | | ESD damage immunity: | V <sub>esd</sub> | | | V | | Human Body Model (HBM) | | _ | 2000 <sup>2</sup> | | | Charge Device Model (CDM) | | _ | 500 <sup>3</sup> | | <sup>&</sup>lt;sup>1</sup> VDD is also known as QVCC. <sup>&</sup>lt;sup>2</sup> HBM ESD classification level according to the AEC-Q100-002 standard <sup>&</sup>lt;sup>3</sup> Corner pins max. 750 V # 4.1.1 i.MX35 Operating Ranges Table 8 provides the recommended operating ranges. The term NVCC in this section refers to the associated supply rail of an input or output. Table 8. i.MX35 Operating Ranges | Parameter | Symbol | Min. | Typical | Max. | Units | |----------------------------------------------|-----------------------|------|---------|------|-------| | Core Operating Voltage<br>0 < farm < 400 MHz | V <sub>DD</sub> | 1.22 | _ | 1.47 | V | | Core Operating Voltage<br>0 < farm < 532 MHz | | 1.33 | _ | 1.47 | V | | State Retention Voltage | | 1 | _ | _ | ٧ | | EMI <sup>1</sup> | NVCC_EMI1,2,3 | 1.7 | _ | 3.6 | ٧ | | WTDG, Timer, CCM, CSPI1 | NVCC_CRM | 1.75 | _ | 3.6 | ٧ | | NANDF | NVCC_NANDF | 1.75 | _ | 3.6 | ٧ | | ATA, USB generic | NVCC_ATA | 1.75 | _ | 3.6 | ٧ | | eSDHC1 | NVCC_SDIO | 1.75 | _ | 3.6 | ٧ | | CSI, SDIO2 | NVCC_CSI | 1.75 | _ | 3.6 | ٧ | | JTAG | NVCC_JTAG | 1.75 | _ | 3.6 | ٧ | | LCDC, TTM, I2C1 | NVCC_LCDC | 1.75 | _ | 3.6 | ٧ | | I2Sx2,ESAI, I2C2, UART2, UART1, FEC | NVCC_MISC | 1.75 | _ | 3.6 | ٧ | | MLB | NVCC_MLB <sup>2</sup> | 1.75 | _ | 3.6 | ٧ | | USB OTG PHY | PHY1_VDDA | 3.17 | 3.3 | 3.43 | ٧ | | USB OTG PHY | USBPHY1_VDDA_BIAS | 3.17 | 3.3 | 3.43 | ٧ | | USB OTG PHY | USBPHY1_UPLLVDD | 3.17 | 3.3 | 3.43 | ٧ | | USB HOST PHY | PHY2_VDD | 3.0 | 3.3 | 3.6 | ٧ | | OSC24M | OSC24M_VDD | 3.0 | 3.3 | 3.6 | ٧ | | OSC_AUDIO | OSC_AUDIO_VDD | 3.0 | 3.3 | 3.6 | ٧ | | MPLL | MVDD | 1.4 | _ | 1.65 | ٧ | | PPLL | PVDD | 1.4 | _ | 1.65 | ٧ | | Fusebox program supply voltage | FUSE_VDD <sup>3</sup> | 3.0 | 3.6 | 3.6 | V | | Operating ambient temperature range | TA | -40 | _ | 85 | °C | | Junction temperature range | TJ | -40 | _ | 105 | °C | <sup>&</sup>lt;sup>1</sup> EMI I/O interface power supply should be set up according to external memory. For example, if using SDRAM then NVCC\_EMI1,2,3 should all be set at 3.3 V (typ.). If using MDDR or DDR2, NVC\_EMI1,2,3 must be set at 1.8 V (typ.). MLB interface I/O pads can be programmed to function as GPIO by setting NVCC\_MLB to 1.8 or 3.3 V, but if used as MLB pads, NVCC\_MLB must be set to 2.5 V in order to be compliant with external MOST devices. NVCC\_MLB may be left floating. The Fusebox read supply is connected to supply of the full speed USB PHY. FUSE\_VDD is only used for programming. It is recommended that FUSE\_VDD be connected to ground when not being used for programming. FUSE\_VDD should be supplied by following the power up sequence given in Section 4.3.1, "Powering Up." # 4.1.2 Interface Frequency Limits Table 9 provides information on interface frequency limits. **Table 9. Interface Frequency** | ID | Parameter | Symbol | Min. | Тур. | Max. | Units | |----|--------------------|-------------------|------|------|------|-------| | 1 | JTAG TCK Frequency | f <sub>JTAG</sub> | DC | 5 | 10 | MHz | ## 4.2 Power Modes Table 10 provides descriptions of the power modes of the i.MX35 processor. Table 10. i.MX35 Power Modes | Power | Description | QVCC (ARM/L2<br>Peripheral) | | MVDD/PVDD | | OSC24M_VDD<br>OSC_AUDO_VDD | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------|-----------|-------|----------------------------|------| | Mode | | Тур. | Max. | Тур. | Max. | Тур. | Max. | | Wait | VDD1,2,3,4 = 1.1 V (min.) ARM is in wait for interrupt mode. MAX is active. L2 cache is kept powered. MCU PLL is on (400 MHz) PER PLL is off (can be configured) (default: 300 MHz) Module clocks are gated off (can be configured by CGR register). OSC 24M is ON. OSC audio is off (can be configured). RNGC internal osc is off. | 16 mA | 170 mA | 7.2 mA | 14 mA | 1.2 mA | 3 mA | | Doze | VDD1,2,3,4 = 1.1 V (min.) ARM is in wait for interrupt mode. MAX is halted. L2 cache is kept powered. L2 cache control logic off. AWB enabled. MCU PLL is on(400 MHz) PER PLL is off (can be configured). (300 Mhz). Module clocks are gated off (can be configured by CGR register). OSC 24M is ON. OSC audio is off (can be configured) RNGC internal osc is off | 12.4 mA | 105 mA | 7.2 mA | 14 mA | 1.2 mA | 3 mA | Table 10. i.MX35 Power Modes (continued) | Power | Description | | (ARM/L2<br>oheral) | MVDD/PVDD | | OSC24M_VDD<br>OSC_AUDO_VDD | | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------|---------------|--------|----------------------------|--------| | Mode | · | Тур. | Max. | Тур. | Max. | Тур. | Max. | | Stop | VDD1,2,3,4 = 1.1 V (min.) ARM is in wait for interrupt mode. MAX is halted L2 cache is kept powered. L2 cache control logic off. AWB enabled. MCU PLL is off. PER PLL is off. All clocks are gated off. OSC 24 MHz is on OSC audio is off RNGC internal osc is off | 1.1 mA | 77 mA | 400 μΑ | 2.2 mA | 1.2 mA | 2.2 mA | | Static | VDD1,2,3,4 = 1.1 V (min.) ARM is in wait for interrupt mode. MAX is halted L2 cache is kept powered. L2 cache control logic off. AWB enabled. MCU PLL is off. PER PLL is off. All clocks are gated off. OSC 24MHz is on OSC audio is off RNGC internal osc is off | 820 µA | 72 mA | 50 μ <b>A</b> | 1.7 mA | 24 μΑ | 35 µA | **Note:** Typical column: TA = 25 °C **Note:** Maximum column: TA = 85 °C # 4.3 Supply Power-Up/Power-Down Requirements and Restrictions This section provides power-up and power-down sequence guidelines for the i.MX35 processor. #### **CAUTION** Any i.MX35 board design must comply with the power-up and power-down sequence guidelines as described in this section to guarantee reliable operation of the device. Any deviation from these sequences can result in irreversible damage to the i.MX35 processor (worst-case scenario). #### **NOTE** Deviation from these sequences may also result in one or more of the following: - Excessive current during power-up phase - Prevent the device from booting - Programming of unprogrammed fuses #### 4.3.1 Powering Up The power-up sequence should be completed as follows: - 1. Assert Power on Reset ( $\overline{POR}$ ). - 2. Turn on digital logic domain and IO power supply: VDDn, NVCCx - 3. Wait until VDDn and NVCCx power supplies are stable + 32 $\mu$ s. - 4. Turn on all other power supplies: PHY1\_VDDA, USBPHY1\_VDDA\_BIAS, PHY2\_VDD, USBPHY1\_UPLLVDD, OSC24M\_VDD, OSC\_AUDIO\_VDD, MVDD, PVDD, FUSEVDD. (Always FUSE\_VDD should be connected to ground, except when eFuses are to be programmed.) - 5. Wait until PHY1\_VDDA, USBPHY1\_VDDA\_BIAS, PHY2\_VDD, USBPHY1\_UPLLVDD, OSC24M\_VDD, OSC\_AUDIO\_VDD, MVDD, PVDD, (FUSEVDD, optional). Power supplies are stable + 100 μs. - 6. Deassert the $\overline{POR}$ signal. Figure 2 shows the power-up sequence and timing. Figure 2. i.MX35 Power-Up Sequence and Timing # 4.3.2 Powering Down The power-up sequence in reverse order is recommended for powering down. However, all power supplies can be shut down at the same time. # 4.4 Reset Timing There are two ways of resetting the i.MX35 using external pins: - Power On Reset (using the POR\_B pin) - System Reset (using the RESET\_IN\_B pin) #### 4.4.1 Power On Reset POR\_B is normally connected to a power management integrated circuit (PMIC). The PMIC asserts POR\_B while the power supplies are turned on and negates POR\_B after the power up sequence is finished. See Figure 2. Assuming the i.MX35 chip is already fully powered; it is still possible to reset all of the modules to their default reset by asserting POR\_B for at least 4 CKIL cycles and later de-asserting POR\_B. This method of resetting the i.MX35 can also be supported by tying the POR\_B and RESET\_IN\_B pins together. Figure 3. Timing Between POR\_B and CKIL for Complete Reset of i.MX35 ### 4.4.2 System Reset System reset can be achieved by asserting RESET\_IN\_B for at least 4 CKIL cycles and later negating RESET\_IN\_B. The following modules are not reset upon system reset: RTC, PLLs, CCM, and IIM. POR\_B pin must be deasserted all the time. Figure 4. Timing Between RESET\_IN\_B and CKIL for i.MX35 System Reboot #### 4.5 Power Characteristics The table shows values representing maximum current numbers for the i.MX35 under worst case voltage and temperature conditions. These values are derived from the i.MX35 with core clock speeds up to 532 MHz. Common supplies have been bundled according to the i.MX35 power-up sequence requirements. Peak numbers are provided for system designers so that the i.MX35 power supply requirements will be satisfied during startup and transient conditions. Freescale recommends that system current measurements be taken with customer-specific use-cases to reflect normal operating conditions in the end system. **Table 11. Power Consumption** | Power Supply | Voltage (V) | Max Current (mA) | |------------------------------------------------------------------------------------|-------------|------------------| | QVCC | 1.47 | 400 | | MVDD, PVDD | 1.65 | 20 | | NVCC_EMI1, NVCC_EMI2, NVCC_EMI3, NVCC_LCDC, NVCC_NFC | 1.9 | 90 | | FUSE_VDD <sup>1</sup> | 3.6 | 62 | | NVCC_MISC, NVCC_CSI, NVCC_SDIO, NVCC_CRM, NVCC_ATA, NVCC_MLB, NVCC_JTAG | 3.6 | 60 | | OSC24M_VDD, OSC_AUDIO_VDD, PHY1_VDDA, PHY2_VDD, USBPHY1_UPLLVDD, USBPHY1_VDDA_BIAS | 3.6 | 25 | <sup>&</sup>lt;sup>1</sup> This rail is connected to ground; it only needs a voltage if eFuses are to be programmed. FUSE\_VDD should be supplied by following the power up sequence given in Section 4.3.1, "Powering Up." The method for obtaining max current is as follows: - 1. Measure worst case power consumption on individual rails using directed test on i.MX35. - 2. Correlate worst case power consumption power measurements with worst case power consumption simulations. - 3. Combine common voltage rails based on power supply sequencing requirements - 4. Guard band worst case numbers for temperature and process variation. Guard band is based on process data and correlated with actual data measured on i.MX35. - 5. The sum of individual rails is greater than real world power consumption, as a real system does not typically maximize power consumption on all peripherals simultaneously. #### 4.6 Thermal Characteristics The thermal resistance characteristics for the device are given in Table 12. These values were measured under the following conditions: - Two-layer substrate - Substrate solder mask thickness: 0.025 mm - Substrate metal thicknesses: 0.016 mm - Substrate core thickness: 0.200 mm - Core via I.D: 0.168 mm, Core via plating 0.016 mm. - Full array map design, but nearly all balls under die are power or ground. - Die Attach: 0.033 mm non-conductive die attach, k = 0.3 W/m K - Mold compound: k = 0.9 W/m K **Table 12. Thermal Resistance Data** | Rating | Condition | Symbol | Value | Unit | |-----------------------------------------------------|-------------------------|------------------|-------|------------------| | Junction to ambient <sup>1</sup> natural convection | Single layer board (1s) | R <sub>eJA</sub> | 53 | <sub>ō</sub> C/M | | Junction to ambient <sup>1</sup> natural convection | Four layer board (2s2p) | R <sub>eJA</sub> | 30 | ºC/W | **Table 12. Thermal Resistance Data (continued)** | Rating | Condition | Symbol | Value | Unit | |--------------------------------------------------|-------------------------|---------------------|-------|------| | Junction to ambient <sup>1</sup> (at 200 ft/min) | Single layer board (1s) | R <sub>eJMA</sub> | 44 | ºC/W | | Junction to ambient <sup>1</sup> (at 200 ft/min) | Four layer board (2s2p) | R <sub>eJMA</sub> | 27 | ºC/W | | Junction to boards <sup>2</sup> | _ | R <sub>eJB</sub> | 19 | ºC/W | | Junction to case (top) <sup>3</sup> | _ | R <sub>eJCtop</sub> | 10 | ºC/W | | Junction to package top <sup>4</sup> | Natural convection | $\Psi_{JT}$ | 2 | ºC/W | Junction-to-ambient thermal resistance determined per JEDC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package. #### 4.7 I/O Pin DC Electrical Characteristics I/O pins are of two types: GPIO and DDR. DDR pins can be configured in three different drive strength modes: mobile DDR, SDRAM, and DDR2. The SDRAM and mobile DDR modes can be further customized at three drive strength levels: normal, high, and max. Table 13 shows currents for the different DDR pin drive strength modes. Table 13. DDR Pin Drive Strength Mode Current Levels | Drive Mode | Normal | High | Max. | |--------------------|--------|--------|---------| | Mobile DDR (1.8 V) | 3.6 mA | 7.2 mA | 10.8 mA | | SDRAM (1.8 V) | _ | _ | 6.5 mA | | SDRAM (3.3 V) | 4 mA | 8 mA | 12 mA | | DDR2 (1.8 V) | _ | _ | 13.4 mA | Junction-to-board thermal resistance determined per JEDC JESD51-8. Thermal test board meets JEDEC specification for this package. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. <sup>&</sup>lt;sup>4</sup> Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, this thermal characterization parameter is written as Psi-JT. Table 14 shows the DC electrical characteristics for GPIO, DDR2, mobile DDR, and SDRAM pins. The term NVCC refers to the power supply voltage that feeds the I/O of the module in question. For example, NVCC for the SD/MMC interface refers to NVCC\_SDIO. Table 14. I/O Pin DC Electrical Characteristics | Pin | DC Electrical Characteristics | Symbol | <b>Test Condition</b> | Min. | Тур. | Max. | Unit | |------|-----------------------------------------------------------------------------------------------|--------|--------------------------------------------|---------------------------|------------|--------------------|------| | GPIO | High-level output voltage | Voh | loh = -1 mA<br>loh = specified drive | NVCC - 0.15<br>0.8 × NVCC | _ | _ | V | | | Low-level output voltage | Vol | Iol = 1 mA<br>Iol = specified drive | _ | _ | 0.15<br>0.2 × NVCC | V | | | High-level output current for slow mode (Voh = 0.8 × NVCC) | loh | Standard drive<br>High drive<br>Max. drive | -2.0<br>-4.0<br>-8.0 | _ | _ | mA | | | High-level output current for fast mode (Voh = 0.8 × NVCC) | loh | Standard drive<br>High drive<br>Max. drive | -4.0<br>-6.0<br>-8.0 | _ | _ | mA | | | Low-level output current for slow mode (Voh = 0.2 × NVCC) | lol | Standard drive<br>High drive<br>Max. drive | 2.0<br>4.0<br>8.0 | _ | _ | mA | | | Low-level output current for fast mode (Voh = 0.2 × NVCC) | lol | Standard drive<br>High drive<br>Max. drive | 4.0<br>6.0<br>8.0 | _ | _ | mA | | | High-level DC Input<br>Voltage with 1.8 V,<br>3.3 V NVCC (for digital<br>cells in input mode) | VIH | _ | 0.7 × NVCC | _ | NVCC | V | | | Low-level DC Input<br>Voltage with 1.8 V,<br>3.3 V NVCC (for digital<br>cells in input mode | VIL | _ | -0.3 V | _ | 0.3 × NVCC | V | | | Input Hysteresis | VHYS | OVDD = 3.3 V<br>OVDD = 1.8 V | _ | 410<br>330 | _ | mV | | | Schmitt trigger VT+ | VT+ | _ | 0.5 × NVCC | _ | | ٧ | | | Schmitt trigger VT- | VT- | _ | _ | _ | 0.5 × NVCC | ٧ | | | Pull-up resistor<br>(22 kΩ PU) | Rpu | Vi = 0 | _ | 22 | _ | kΩ | | | Pull-up resistor<br>(47 kΩ PU) | Rpu | Vi = 0 | _ | 47 | _ | kΩ | | | Pull-up resistor<br>(100 kΩ PU) | Rpu | Vi = 0 | _ | 100 | _ | kΩ | | | Pull-down resistor (100 kΩ PD) | Rpd | Vi = NVCC | _ | 100 | _ | kΩ | | | External resistance to pull keeper up when enabled | Rkpu | lpu > 620 μA<br>@ min Vddio = 3.0 V | _ | _ | 4.8 | kΩ | | | External resistance to pull keeper down when enabled | Rkpd | lpu > 510 μA<br>@min Vddio = 3.0 V | _ | _ | 5.9 | kΩ | Table 14. I/O Pin DC Electrical Characteristics (continued) | Pin | DC Electrical Characteristics | Symbol | Test Condition | Min. | Тур. | Max. | Unit | |---------------|---------------------------------------------------|----------------|--------------------------------------------|---------------------------|-----------------|---------------------|------| | DDR2 | High-level output voltage | Voh | _ | NVCC - 0.28 | _ | _ | ٧ | | | Low-level output voltage | Vol | _ | | _ | 0.28 | ٧ | | | Output min. source current | loh | _ | -13.4 | _ | _ | mA | | | Output min. sink current | lol | _ | 13.4 | _ | _ | mA | | | DC input logic high | VIH(dc) | _ | NVCC ÷ 2 + 0.125 | _ | NVCC + 0.3 | V | | | DC input logic low | VIL(dc) | _ | -0.3 V | _ | NVCC ÷ 2 –<br>0.125 | V | | | DC input signal voltage (for differential signal) | Vin(dc) | _ | -0.3 | _ | NVCC + 0.3 | V | | | DC differential input voltage | Vid(dc) | _ | 0.25 | _ | NVCC + 0.6 | ٧ | | | Termination voltage | Vtt | _ | NVCC ÷ 2 –<br>0.04 | NV<br>CC<br>÷ 2 | NVCC ÷ 2 +<br>0.04 | V | | | Input current (no pull-up/down) | IIN | _ | _ | | ±1 | μА | | | Tri-state I/O supply current | Icc – N<br>VCC | _ | _ | _ | ±1 | μА | | Mobile<br>DDR | High-level output voltage | _ | IOH = -1mA<br>IOH = specified drive | NVCC - 0.08<br>0.8 × NVCC | _ | _ | V | | | Low-level output voltage | _ | IoL = 1mA<br>IoL = specified drive | _ | _ | 0.08<br>0.2 × NVCC | V | | | High-level output current (Voh = 0.8 × NVCCV) | _ | Standard drive<br>High drive<br>Max. drive | -3.6<br>-7.2<br>-10.8 | _ | _ | mA | | | Low-level output current (Vol = 0.2 × NVCCV) | _ | Standard Drive<br>High Drive<br>Max. Drive | 3.6<br>7.2<br>10.8 | _ | _ | mA | | | High-Level DC CMOS input voltage | VIH | _ | 0.7 × NVCC | _ | NVCC + 0.3 | V | | | Low-Level DC CMOS input voltage | VIL | _ | -0.3 | _ | 0.2 × NVCC | V | | | Differential receiver VTH+ | VTH+ | _ | _ | _ | 100 | mV | | | Differential receiver VTH- | VTH- | _ | -100 | _ | | mV | | | Input current (no pull-up/down) | IIN | VI = 0<br>VI = NVCC | _ | _ | ±1 | μА | | | Tri-state I/O supply current | Icc – N<br>VCC | VI = NVCC or 0 | _ | _ | ±1 | μА | Table 14. I/O Pin DC Electrical Characteristics (continued) | Pin | DC Electrical Characteristics | Symbol | Test Condition | Min. | Тур. | Max. | Unit | |----------------|---------------------------------|---------------|-------------------------------------------------------|-----------------------|------|-----------|------| | SDR | High-level output voltage | Voh | loh = 5.7 mA | OVDD - 0.28 | _ | _ | V | | (1.8 V) | Low-level output voltage | Vol | loh = 5.7 mA | _ | _ | 0.4 | V | | | High-level output current | loh | Max. drive | 5.7 | _ | _ | mA | | | Low-level output current | lol | Max. drive | 7.3 | _ | _ | mA | | | High-level DC Input Voltage | VIH | _ | 1.4 | _ | 1.98 | V | | | Low-level DC Input Voltage | VIL | _ | -0.3 | _ | 0.8 | V | | | Input current (no pull-up/down) | IIN | VI = 0<br>VI=NVCC | _ | _ | 150<br>80 | μА | | | Tri-state I/O supply current | Icc<br>(NVCC) | VI = OVDD or 0 | _ | _ | 1180 | μА | | | Tri-state core supply current | Icc<br>(NVCC) | VI = VDD or 0 | _ | _ | 1220 | μА | | SDR<br>(3.3 V) | High-level output voltage | Voh | loh=specified drive<br>(loh = -4, -8, -12,<br>-16 mA) | 2.4 | _ | _ | V | | | Low-level output voltage | Vol | loh=specified drive (loh = 4,<br>8, 12, 16 mA) | _ | _ | 0.4 | V | | | High-level output current | loh | Standard drive<br>High drive<br>Max. drive | -4.0<br>-8.0<br>-12.0 | _ | _ | mA | | | Low-level output current | lol | Standard drive<br>High drive<br>Max. drive | 4.0<br>8.0<br>12.0 | _ | _ | mA | | | High-level DC Input Voltage | VIH | _ | 2.0 | _ | 3.6 | V | | | Low-level DC Input Voltage | VIL | _ | -0.3V | _ | 0.8 | V | | | Input current (no pull-up/down) | IIN | VI = 0<br>VI = NVCC | _ | _ | ±1 | μА | | | Tri-state I/O supply current | Icc<br>(NVCC) | VI = NVCC or 0 | _ | _ | ±1 | μА | # 4.8 I/O Pin AC Electrical Characteristics Figure 5 shows the load circuit for output pins. CL includes package, probe and jig capacitance Figure 5. Load Circuit for Output Pin Figure 6 shows the output pin transition time waveform. **Figure 6. Output Pin Transition Time Waveform** #### 4.8.1 AC Electrical Test Parameter Definitions AC electrical characteristics in Table 16 through Table 21 are not applicable for the output open drain pull-down driver. The dI/dt parameters are measured with the following methodology: - The zero voltage source is connected between pin and load capacitance. - The current (through this source) derivative is calculated during output transitions. Table 15. AC Requirements of I/O Pins | Parameter | Symbol | Min. | Max. | Units | |---------------------|---------|-----------------|-----------------|-------| | AC input logic high | VIH(ac) | NVCC ÷ 2 + 0.25 | NVCC + 0.3 | ٧ | | AC input logic low | VIL(ac) | -0.3 | NVCC ÷ 2 – 0.25 | ٧ | Table 16. AC Electrical Characteristics of GPIO Pins in Slow Slew Rate Mode [NVCC = 3.0 V-3.6 V] | Parameter | Symbol | Test<br>Condition | Min.<br>Rise/Fall | Typ. Rise/Fall | Max.<br>Rise/Fall | Units | |---------------------------------------|--------|-------------------|------------------------|------------------------|------------------------|-------| | Duty cycle | Fduty | _ | 40 | _ | 60 | % | | Output pin slew rate (max. drive) | tps | 25 pF<br>50 pF | 0.79/1.12<br>0.49/0.73 | 1.30/1.77<br>0.84/1.23 | 2.02/2.58<br>1.19/1.58 | V/ns | | Output pin slew rate (high drive) | tps | 25 pF<br>50 pF | 0.48/0.72<br>0.27/0.42 | 0.76/1.10<br>0.41/0.62 | 1.17/1.56<br>0.63/0.86 | V/ns | | Output pin slew rate (standard drive) | tps | 25 pF<br>50 pF | 0.25/0.40<br>0.14/0.21 | 0.40/0.59<br>0.21/0.32 | 0.60/0.83<br>0.32/0.44 | V/ns | | Output pin di/dt (max. drive) | tdit | 25 pF<br>50 pF | 15<br>16 | 36<br>38 | 76<br>80 | mA/ns | | Output pin di/dt (high drive) | tdit | 25 pF<br>50 pF | 8<br>9 | 20<br>21 | 45<br>47 | mA/ns | | Output pin di/dt (standard drive) | tdit | 25 pF<br>50 pF | 4<br>4 | 10<br>10 | 22<br>23 | mA/ns | Table 17. AC Electrical Characteristics of GPIO Pins in Slow Slew Rate Mode [NVCC = 1.65 V - 1.95 V] | Parameter | Symbol | Test Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | |---------------------------------------|--------|----------------|------------------------|------------------------|------------------------|-------| | Duty cycle | Fduty | _ | 40 | _ | 60 | % | | Output pin slew rate (max. drive) | tps | 25 pF<br>50 pF | 0.30/0.42<br>0.20/0.29 | 0.54/0.73<br>0.35/0.50 | 0.91/1.20<br>0.60/0.80 | V/ns | | Output pin slew rate (high drive) | tps | 25 pF<br>50 pF | 0.19/0.28<br>0.12/0.18 | 0.34/0.49<br>0.34/0.49 | 0.58/0/79<br>0.36/0.49 | V/ns | | Output pin slew rate (standard drive) | tps | 25 pF<br>50 pF | 0.12/0.18<br>0.07/0.11 | 0.20/0.30<br>0.11/0.17 | 0.34/0.47<br>0.20/0.27 | V/ns | | Output pin di/dt (max. drive) | tdit | 25 pF<br>50 pF | 7<br>7 | 21<br>22 | 56<br>58 | mA/ns | | Output pin di/dt (high drive) | tdit | 25 pF<br>50 pF | 5<br>5 | 14<br>15 | 38<br>40 | mA/ns | | Output pin di/dt (standard drive) | tdit | 25 pF<br>50 pF | 2<br>2 | 7<br>7 | 18<br>19 | mA/ns | Table 18. AC Electrical Characteristics of GPIO Pins in Fast Slew Rate Mode for [NVCC = 3.0 V-3.6 V] | Parameter | Symbol | Test Condition | Min.<br>rise/fall | Тур. | Max.<br>Rise/Fall | Units | |---------------------------------------|--------|----------------|------------------------|------------------------|------------------------|-------| | Duty cycle | Fduty | _ | 40 | _ | 60 | % | | Output pin slew rate (max. drive) | tps | 25 pF<br>50 pF | 0.96/1.40<br>0.54/0.83 | 1.54/2.10<br>0.85/1.24 | 2.30/3.00<br>1.26/1.70 | V/ns | | Output pin slew rate (high drive) | tps | 25 pF<br>50 pF | 0.76/1.10<br>0.41/0.64 | 1.19/1.71<br>0.63/0.95 | 1.78/2.39<br>0.95/1.30 | V/ns | | Output pin slew rate (standard drive) | tps | 25 pF<br>50 pF | 0.52/0.78<br>0.28/0.44 | 0.80/1.19<br>0.43/0.64 | 1.20/1.60<br>0.63/0.87 | V/ns | | Output pin di/dt (max. drive) | tdit | 25 pF<br>50 pF | 46<br>49 | 108<br>113 | 250<br>262 | mA/ns | | Output pin di/dt (high drive) | tdit | 25 pF<br>50 pF | 35<br>37 | 82<br>86 | 197<br>207 | mA/ns | | Output pin di/dt (standard drive) | tdit | 25 pF<br>50 pF | 22<br>23 | 52<br>55 | 116<br>121 | mA/ns | Table 19. AC Electrical Characteristics, GPIO Pins in Fast Slew Rate Mode [NVCC = 1.65 V-1.95 V] | Parameter | Symbol | Test Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | |---------------------------------------|--------|----------------|------------------------|------------------------|------------------------|-------| | Duty cycle | Fduty | _ | 40 | _ | 60 | % | | Output pin slew rate (max. drive) | tps | 25 pF<br>50 pF | 0.40/0.57<br>0.25/0.36 | 0.72/0.97<br>0.43/0.61 | 1.2/1.5<br>0.72/0.95 | V/ns | | Output pin slew rate (high drive) | tps | 25 pF<br>50 pF | 0.38/0.48<br>0.20/0.30 | 0.59/0.81<br>0.34/0.50 | 0.98/1.27<br>0.56/0.72 | V/ns | | Output pin slew rate (standard drive) | tps | 25 pF<br>50 pF | 0.23/0.32<br>0.13/0.20 | 0.40/0.55<br>0.23/0.34 | 0.66/0.87<br>0.38/0.52 | V/ns | | Output pin di/dt (max. drive) | tdit | 25 pF<br>50 pF | 7<br>7 | 43<br>46 | 112<br>118 | mA/ns | | Output pin di/dt (high drive) | tdit | 25 pF<br>50 pF | 11<br>12 | 31<br>33 | 81<br>85 | mA/ns | | Output pin di/dt (standard drive) | tdit | 25 pF<br>50 pF | 9<br>10 | 27<br>28 | 71<br>74 | mA/ns | Table 20. AC Electrical Characteristics of GPIO Pins in Slow Slew Rate Mode $[NVCC = 2.25 \ V-2.75 \ V]$ | Parameter | Symbol | Test Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | |---------------------------------------|--------|-------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------| | Duty cycle | Fduty | _ | 40 | _ | 60 | % | | Output pin slew rate (max. drive) | tps | 25 pF<br>40 pF<br>50 pF | 0.63/0.85<br>0.52/0.67<br>0.41/0.59 | 1.10/1.40<br>0.90/1.10<br>0.73/0.99 | 1.86/2.20<br>1.53/1.73<br>1.20/1.50 | V/ns | | Output pin slew rate (high drive) | tps | 25 pF<br>40 pF<br>50 pF | 0.40/0.58<br>0.33/0.43<br>0.25/0.37 | 0.71/0.98<br>0.56/0.70<br>0.43/0.60 | 1.16/1.40<br>0.93/1.07<br>0.68/0.90 | V/ns | | Output pin slew rate (standard drive) | tps | 25 pF<br>40 pF<br>50 pF | 0.24/0.36<br>0.19/0.25<br>0.13/0.21 | 0.41/0.59<br>0.32/0.35<br>0.23/0.33 | 0.66/0.87<br>0.51/0.59<br>0.36/0.48 | V/ns | | Output pin di/dt (max. drive) | tdit | 25 pF<br>50 pF | 22<br>23 | 62<br>65 | 148<br>151 | mA/ns | | Output pin di/dt (high drive) | tdit | 25 pF<br>50 pF | 15<br>16 | 42<br>44 | 102<br>107 | mA/ns | | Output pin di/dt (standard drive) | tdit | 25 pF<br>50 pF | 7<br>8 | 21<br>22 | 52<br>54 | mA/ns | Table 21. AC Electrical Characteristics of GPIO Pins in Fast Slew Rate Mode [NVCC = 2.25 V-2.75 V] | Parameter | Symbol | Test<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |---------------------------------------|--------|-------------------------|-------------------------------------|------------|-------------------------------------|-------|-------| | Duty cycle | Fduty | _ | 40 | _ | 60 | % | _ | | Output pin slew rate (max. drive) | tps | 25 pF<br>40 pF<br>50 pF | 0.84/1.10<br>0.68/0.83<br>0.58/0.72 | | | V/ns | 2 | | Output pin slew rate (high drive) | tps | 25 pF<br>40 pF<br>50 pF | 0.69/0.96<br>0.55/0.69<br>0.40/0.59 | 0.92/1.10 | 1.90/2.30<br>1.49/1.67<br>1.10/1.30 | V/ns | | | Output pin slew rate (standard drive) | tps | 25 pF<br>40 pF<br>50 pF | 0.24/0.36<br>0.37/0.47<br>0.13/0.21 | | 1.30/1.60<br>1.00/1.14<br>0.70/0.95 | V/ns | | | Output pin di/dt (max. drive) | tdit | 25 pF<br>50 pF | 46<br>49 | 124<br>131 | 310<br>324 | mA/ns | 3 | | Output pin di/dt (high drive) | tdit | 25 pF<br>50 pF | 33<br>35 | 89<br>94 | 290<br>304 | mA/ns | | | Output pin di/dt (standard drive) | tdit | 25 pF<br>50 pF | 28<br>29 | 75<br>79 | 188<br>198 | mA/ns | | # 4.8.2 AC Electrical Characteristics for DDR Pins (DDR2, Mobile DDR, and SDRAM Modes) Table 22. AC Electrical Characteristics of DDR Type IO Pins in DDR2 Mode | Parameter | Symbol | Test Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | |----------------------|--------|----------------|-----------------------|-----------------------|------------------------|-------| | Duty cycle | Fduty | _ | 45 | 50 | 55 | % | | Clock frequency | f | _ | _ | 133 | _ | MHz | | Output pin slew rate | tps | 25 pF<br>50 pF | 0.86/0.98<br>0.46/054 | 1.35/1.5<br>0.72/0.81 | 2.15/2.19<br>1.12/1.16 | V/ns | | Output pin di/dt | tdit | 25 pF<br>50 pF | 65<br>70 | 157<br>167 | 373<br>396 | mA/ns | Table 23. AC Requirements of DDR2 Pins | Parameter <sup>1</sup> | Symbol | Min. | Max. | Units | |-------------------------------------------------------------|---------|------------------|------------------|-------| | AC input logic high | VIH(ac) | NVCC ÷ 2 + 0.25 | NVCC + 0.3 | ٧ | | AC input logic low | VIL(ac) | -0.3 | NVCC ÷ 2 – 0.25 | ٧ | | AC differential cross point voltage for output <sup>2</sup> | Vox(ac) | NVCC ÷ 2 – 0.125 | NVCC ÷ 2 + 0.125 | ٧ | The Jedec SSTL\_18 specification (JESD8-15a) for an SSTL interface for class II operation supersedes any specification in this document. The typical value of Vox(ac) is expected to be about $0.5 \times \text{NVCC}$ and Vox(ac) is expected to track variation in NVCC. Vox(ac) indicates the voltage at which the differential output signal must cross. Cload = 25 pF. Table 24. AC Electrical Characteristics of DDR Type IO Pins in mDDR Mode | Parameter | Symbol | Test Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | |---------------------------------------|--------|----------------|------------------------|------------------------|------------------------|-------| | Duty cycle | Fduty | _ | 45 | 50 | 55 | % | | Clock frequency | f | _ | _ | 133 | _ | MHz | | Output pin slew rate (max. drive) | tps | 25 pF<br>50 pF | 0.80/0.92<br>0.43/0.50 | 1.35/1.50<br>0.72/0.81 | 2.23/2.27<br>1.66/1.68 | V/ns | | Output pin slew rate (high drive) | tps | 25 pF<br>50 pF | 0.37/0.43<br>0.19/0.23 | 0.62/0.70<br>0.33/0.37 | 1.03/1.05<br>0.75/0.77 | V/ns | | Output pin slew rate (standard drive) | tps | 25 pF<br>50 pF | 0.18/0.22<br>0.10/0.12 | 0.31/0.35<br>0.16/0.18 | 0.51/0.53<br>0.38/0.39 | V/ns | | Output pin di/dt (max. drive) | tdit | 25 pF<br>50 pF | 64<br>69 | 171<br>183 | 407<br>432 | mA/ns | | Output pin di/dt (high drive) | tdit | 25 pF<br>50 pF | 37<br>39 | 100<br>106 | 232<br>246 | mA/ns | | Output pin di/dt (standard drive) | tdit | 25 pF<br>50 pF | 18<br>20 | 50<br>52 | 116<br>123 | mA/ns | Table 25. AC Electrical Characteristics of DDR Type IO Pins in SDRAM Mode | Parameter | Symbol | Test Condition | Min.<br>Rise/Fall | Min. Clock<br>Frequency | Max.<br>Rise/Fall | Units | |---------------------------------------|--------|----------------|------------------------|-------------------------|------------------------|-------| | Clock frequency | f | _ | _ | 125 | _ | MHz | | Output pin slew rate (max. drive) | tps | 25 pF<br>50 pF | 1.11/1.20<br>0.97/0.65 | 1.74/1.75<br>0.92/0.94 | 2.42/2.46<br>1.39/1.30 | V/ns | | Output pin slew rate (high drive) | tps | 25 pF<br>50 pF | 0.76/0.80<br>0.40/0.43 | 1.16/1.19<br>0.61/0.63 | 1.76/1.66<br>0.93/0.87 | V/ns | | Output pin slew rate (standard drive) | tps | 25 pF<br>50 pF | 0.38/0.41<br>0.20/0.22 | 0.59/0.60<br>0.31/0.32 | 0.89/0.82<br>0.47/0.43 | V/ns | | Output pin di/dt (max. drive) | tdit | 25 pF<br>50 pF | 89<br>94 | 198<br>209 | 398<br>421 | mA/ns | | Output pin di/dt (high drive) | tdit | 25 pF<br>50 pF | 59<br>62 | 132<br>139 | 265<br>279 | mA/ns | | Output pin di/dt (standard drive) | tdit | 25 pF<br>50 pF | 29<br>31 | 65<br>69 | 132<br>139 | mA/ns | Table 26. AC Electrical Characteristics of DDR Type IO Pins in SDRAM Mode Max Drive (1.8 V) | Parameter | Symbol | Test Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | |------------------------------------------------|--------|----------------|------------------------|------------------------|------------------------|-------| | Clock frequency | f | _ | 125 | _ | _ | MHz | | Output pin slew rate (max. drive) <sup>1</sup> | tps | 25 pF<br>50 pF | 2.83/2.68<br>1.59/1.49 | 1.84/1.85<br>1.03/1.05 | 1.21/1.40<br>0.70/0.75 | V/ns | | Output pin di/dt (max. drive) <sup>2</sup> | didt | 25 pF<br>50 pF | 89<br>95 | 202<br>213 | 435<br>456 | mA/ns | | Input pin transition times <sup>3</sup> | trfi | 1.0 pF | 0.07/0.08 | 0.11/0.12 | 0.16/0.20 | ns | | Input pin propagation delay, 50%-50% | tpi | 1.0 pF | 0.35/1.17 | 0.63/1.53 | 1.16/2.04 | ns | | Input pin propagation delay, 40%-60% | tpi | 1.0 pF | 1.18/1.99 | 1.45/2.35 | 1.97/2.85 | ns | <sup>&</sup>lt;sup>1</sup> Min. condition for tps: wcs model, 1.1 V, IO 1.65 V, and 105 °C. tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge. # 4.9 Module-Level AC Electrical Specifications This section contains the AC electrical information (including timing specifications) for the modules of the i.MX35. The modules are listed in alphabetical order. ## 4.9.1 AUDMUX Electrical Specifications The AUDMUX provides a programmable interconnect logic for voice, audio and data routing between internal serial interfaces (SSI) and external serial interfaces (audio and voice codecs). The AC timing of AUDMUX external pins is hence governed by the SSI module. See the electrical specification for SSI. # 4.9.2 CSPI AC Electrical Specifications The i.MX35 provides two CSPI modules. CSPI ports are multiplexed in the i.MX35 with other pins. See the "External Signals and Multiplexing" chapter of the reference manual for more details. $<sup>^2</sup>$ Max. condition for tdit: bcs model, 1.3 V, IO 1.95 V, and –40 $^{\circ}\text{C}.$ <sup>&</sup>lt;sup>3</sup> Max. condition for tpi and trfi: wcs model, 1.1 V, IO 1.65 V and 105 °C. Min. condition for tpi and trfi: bcs model, 1.3 V, IO 1.95 V and -40 °C. Input transition time from pad is 5 ns (20%–80%). Figure 7 and Figure 8 depict the master mode and slave mode timings of the CSPI, and Table 27 lists the timing parameters. **Figure 7. CSPI Master Mode Timing Diagram** Figure 8. CSPI Slave Mode Timing Diagram **Table 27. CSPI Interface Timing Parameters** | ID | Parameter | Symbol | Min. | Max. | Units | |-----|------------------------------------|------------------------|------|------|-------| | CS1 | SCLK cycle time | t <sub>clk</sub> | 60 | _ | ns | | CS2 | SCLK high or low time | t <sub>SW</sub> | 30 | _ | ns | | CS3 | SCLK rise or fall | t <sub>RISE/FALL</sub> | _ | 7.6 | ns | | CS4 | SSn[3:0] pulse width | t <sub>CSLH</sub> | 30 | _ | ns | | CS5 | SSn[3:0] lead time (CS setup time) | t <sub>SCS</sub> | 30 | _ | ns | | CS6 | SSn[3:0] lag time (CS hold time) | t <sub>HCS</sub> | 30 | _ | ns | | CS7 | MOSI setup time | t <sub>Smosi</sub> | 5 | _ | ns | | CS8 | MOSI hold time | t <sub>Hmosi</sub> | 5 | _ | ns | | CS9 | MISO setup time | t <sub>Smiso</sub> | 5 | _ | ns | **Table 27. CSPI Interface Timing Parameters (continued)** | ID | Parameter | Symbol | Min. | Max. | Units | |------|--------------------|--------------------|------|------|-------| | CS10 | MISO hold time | t <sub>Hmiso</sub> | 5 | _ | ns | | CS11 | SPI_RDY setup time | t <sub>SDRY</sub> | 5 | _ | ns | ## 4.9.3 DPLL Electrical Specifications There are three PLLs inside the i.MX35, all based on the same PLL design. The reference clock for these PLLs is normally generated from an external 24-MHz crystal connected to an internal oscillator via EXTAL24M and XTAL24 pins. It is also possible to connect an external 24-MHz clock directly to EXTAL24M, bypassing the internal oscillator. DPLL specifications are listed in Table 28. **Table 28. DPLL Specifications** | Parameter | Min. | Тур. | Max. | Unit | Comments | |--------------------------------------------------|------|------|----------------------|---------------------|------------------------------------------------------------------------------| | Reference clock frequency | 10 | 24 | 100 | MHz | | | Max. allowed reference clock phase noise | _ | _ | 0.03<br>0.01<br>0.15 | 2 Tdck <sup>1</sup> | Fmodulation < 50 kHz<br>50 kHz < Fmodulation 300 Hz<br>Fmodulation > 300 KHz | | Frequency lock time (FOL mode or non-integer MF) | _ | _ | 80 | μS | _ | | Phase lock time | _ | _ | 100 | μS | _ | | Max. allowed PL voltage ripple | _ | _ | 150<br>100<br>150 | mV | Fmodulation < 50 kHz<br>50 kHz < Fmodulation 300 Hz<br>Fmodulation > 300 KHz | <sup>1</sup> There are two PLL are used in the i.MX35, MPLL and PPLL. Both are based on same DPLL design. If crystals are used instead of external oscillators, they should meed the following specifications: **Table 29. Clock Input Tolerance** | Parameters | OSC24M | OSC_AUDIO | |---------------------|------------|-----------------------| | Normal Frequency | 24 MHz | 25.576 MHz | | Frequency Tolerance | 30 ppm | 20 ppm (high quality) | | ESR | <80 Ω | <80 Ω | | Load Capacitance | 8 pF-12 pF | 8 pF-12 pF | | Shunt capacitance | <7 pF | <7 pF | | Level of drive | >150 μW | >150 μW | ## 4.9.4 Embedded Trace Macrocell (ETM) Electrical Specifications ETM is an ARM protocol. The timing specifications in this section are given as a guide for a test point access (TPA) that supports TRACECLK frequencies up to 133 MHz. Figure 9 depicts the TRACECLK timings of ETM, and Table 30 lists the timing parameters. Figure 9. ETM TRACECLK Timing Diagram Table 30. ETM TRACECLK Timing Parameters | ID | Parameter | Min. | Max. | Unit | |------------------|--------------------------|---------------------|------|------| | T <sub>cyc</sub> | Clock period | Frequency dependent | _ | ns | | T <sub>wl</sub> | Low pulse width | 2 | _ | ns | | T <sub>wh</sub> | High pulse width | 2 | _ | ns | | T <sub>r</sub> | Clock and data rise time | _ | 3 | ns | | T <sub>f</sub> | Clock and data fall time | _ | 3 | ns | Figure 10 depicts the setup and hold requirements of the trace data pins with respect to TRACECLK, and Table 31 lists the timing parameters. Figure 10. Trace Data Timing Diagram **Table 31. ETM Trace Data Timing Parameters** | ID | Parameter | Min. | Max. | Unit | |----------------|------------|------|------|------| | T <sub>s</sub> | Data setup | 2 | _ | ns | | T <sub>h</sub> | Data hold | 1 | | ns | # 4.9.4.1 Half-Rate Clocking Mode When half-rate clocking is used, the trace data signals are sampled by the TPA on both the rising and falling edges of TRACECLK, where TRACECLK is half the frequency of the clock shown in Figure 10. The same $T_s$ and $T_h$ parameters from Table 31 still apply with respect to the falling edge of the TRACECLK signal. # 4.9.5 EMI Electrical Specifications This section provides electrical parametrics and timing for the EMI module. ## 4.9.5.1 NAND Flash Controller Interface (NFC) The i.MX35 NFC supports normal timing mode, using two flash clock cycles for one access of $\overline{\text{RE}}$ and $\overline{\text{WE}}$ . AC timings are provided as multiplications of the clock cycle and fixed delay. Figure 11, Figure 12, Figure 13, and Figure 14 depict the relative timing requirements among different signals of the NFC at module level for normal mode. Table 32 lists the timing parameters. Figure 11. Command Latch Cycle Timing Dlagram Figure 12. Address Latch Cycle Timing Dlagram Figure 13. Write Data Latch Cycle Timing Dlagram Figure 14. Read Data Latch Cycle Timing Dlagram Table 32. NFC Timing Parameters<sup>1</sup> | ID | Parameter | Symbol | Timing<br>T = NFC Clock | | Example Timing for NFC Clock ≈ 33 MHz T = 30 ns | | Unit | |-----|------------------|--------|-------------------------|------|-------------------------------------------------|------|------| | | | | Min. | Max. | Min. | Max. | | | NF1 | NFCLE setup time | tCLS | T – 4.0 ns | _ | 26 | _ | ns | | NF2 | NFCLE hold time | tCLH | T – 5.0 ns | _ | 25 | _ | ns | | NF3 | NFCE setup time | tCS | T – 2.0 ns | _ | 28 | _ | ns | | NF4 | NFCE hold time | tCH | T – 1.0 ns | _ | 29 | _ | ns | Table 32. NFC Timing Parameters<sup>1</sup> (continued) | ID | Parameter | Symbol | Timing<br>T = NFC Clock Cycle <sup>2</sup> | | NFC Cloc | Timing for<br>k ≈ 33 MHz<br>30 ns | Unit | |------|---------------------|--------|--------------------------------------------|------|----------|-----------------------------------|------| | | | | Min. | Max. | Min. | Max. | | | NF5 | NF_WP pulse width | tWP | T – 1.0 r | ns | 29 | | ns | | NF6 | NFALE setup time | tALS | T – 4.0 ns | _ | 26 | _ | ns | | NF7 | NFALE hold time | tALH | T – 4.5 ns | _ | 25.5 | _ | ns | | NF8 | Data setup time | tDS | T – 2.0 ns | _ | 28 | _ | ns | | NF9 | Data hold time | tDH | T – 5.0 ns | _ | 25 | _ | ns | | NF10 | Write cycle time | tWC | 2T – 3.0 ns | | 57 | | ns | | NF11 | NFWE hold time | tWH | T – 5.0 r | ns | 25 | | ns | | NF12 | Ready to NFRE low | tRR | 6T | _ | 180 | _ | ns | | NF13 | NFRE pulse width | tRP | 1.5T – 1.0 ns | _ | 44 | _ | ns | | NF14 | READ cycle time | tRC | 2T – 5.5 ns | _ | 54.5 | _ | ns | | NF15 | NFRE high hold time | tREH | 0.5T – 4.0 ns | | 11 | _ | ns | | NF16 | Data setup on READ | tDSR | N/A | | 9 | _ | ns | | NF17 | Data hold on READ | tDHR | N/A | | 0 | _ | ns | <sup>&</sup>lt;sup>1</sup> The flash clock maximum frequency is 50 MHz. #### NOTE High is defined as 80% of signal value and low is defined as 20% of signal value. Timing for HCLK is 133 MHz and internal NFC clock (flash clock) is approximately 33 MHz (30 ns). All timings are listed according to this NFC clock frequency (multiples of NFC clock phases), except NF16 and NF17, which are not NFC clock related. # 4.9.5.2 Wireless External Interface Module (WEIM) All WEIM output control signals may be asserted and deasserted by internal clocks related to the BCLK rising edge or falling edge according to the corresponding assertion or negation control fields. The address always begins related to BCLK falling edge but may be ended both on rising and falling edge in muxed mode according to control register configuration. Output data begins related to BCLK rising edge except in muxed mode where both rising and falling edge may be used according to control register configuration. <sup>&</sup>lt;sup>2</sup> Subject to DPLL jitter specification listed in Table 28, "DPLL Specifications," on page 32. Input data, $\overline{ECB}$ and $\overline{DTACK}$ all captured according to BCLK rising edge time. Figure 15 depicts the timing of the WEIM module, and Table 33 lists the timing parameters. #### **WEIM Input Timing** Figure 15. WEIM Bus Timing Diagram Table 33. WEIM Bus Timing Parameters<sup>1</sup> | ID | Parameter | Min. | Max. | Unit | |------|----------------------------------------------------------------------------------------------|--------------------|------|------| | WE1 | BCLK cycle time <sup>2</sup> | 14.5 | _ | ns | | WE2 | BCLK low-level width <sup>2</sup> | 7 | _ | ns | | WE3 | BCLK high-level width <sup>2</sup> | 7 | _ | ns | | WE4 | Address valid to Clock rise/fall | 15 | 21 | ns | | WE5 | Clock rise/fall to address invalid | 22 | 25 | ns | | WE6 | Clock rise/fall to CSx_B valid | 15 | 19 | ns | | WE7 | Clock rise/fall to CSx_B invalid | 3.6 | 5 | ns | | WE8 | Clock rise/fall to RW_B valid | 8 | 12 | ns | | WE9 | Clock rise/fall to RW_B invalid | 3 | 8 | ns | | WE10 | Clock rise/fall to OE_B valid | 7 | 12 | ns | | WE11 | Clock rise/fall to OE_B invalid | 3.8 | 5.5 | ns | | WE12 | Clock rise/fall to EBy_B valid | 6 | 11.5 | ns | | WE13 | Clock rise/fall to EBy_B invalid | 6 | 10 | ns | | WE14 | Clock rise/fall to LBA_B valid | 17.5 | 20 | ns | | WE15 | Clock rise/fall to LBA_B invalid | 0 | 1 | ns | | WE16 | Clock rise/fall to Output Data valid | 5 | 10 | ns | | WE17 | Clock rise to Output Data invalid | 0 | 2.5 | ns | | WE18 | Input Data Valid to Clock rise <sup>3</sup> | 1 | _ | ns | | WE19 | Input Data Valid to Clock rise, FCE=0 (in the case there is ECB_B asserted during access) | (BCLK/2)<br>+ 3.01 | _ | ns | | WE19 | Input Data Valid to Clock rise, FCE=0 (in the case there is NO ECB_B asserted during access) | 6.9 | _ | ns | | WE20 | Clock rise to Input Data invalid <sup>3</sup> | 1 | _ | ns | | WE22 | ECB_B setup time <sup>3</sup> | 5 | _ | ns | | WE24 | ECB_B hold time <sup>3</sup> | 0 | _ | ns | | WE26 | DTACK_B setup time | 5.4 | _ | ns | | WE27 | DTACK_B hold time | -3.2 | _ | ns | <sup>&</sup>lt;sup>1</sup> "High" is defined as 80% of signal value, and "low" is defined as 20% of signal value. Test conditions: load capacitance, 25 pF. Recommended drive strength for all controls, address, and BCLK is set to maximum drive. <sup>&</sup>lt;sup>2</sup> BCLK parameters are measured from the 50% point. For example, "high" is defined as 50% of signal value and "low" is defined as 50% of signal value. <sup>&</sup>lt;sup>3</sup> Parameters W18, W20, W22, and W24 are tested when FCE=1. i.MX35 does not support FCE=0. Recommended drive strength for all controls, address and BCLK is set to maximum drive. Figure 16 through Figure 21 depict some examples of basic WEIM accesses to external memory devices with the timing parameters mentioned in Table 33 for specific control parameter settings. Figure 16. Synchronous Memory Timing Diagram for Read Access—WSC = 1 Figure 17. Synchronous Memory Timing Diagram for Write Access— WSC = 1, EBWA = 1, EBWN = 1, LBN = 1 Figure 18. Synchronous Memory Timing Diagram for Two Non-Sequential Read Accesses— WSC = 2, SYNC = 1, DOL = 0 Figure 19. Synchronous Memory TIming Diagram for Burst Write Access—BCS = 1, WSC = 4, SYNC = 1, DOL = 0, PSR = 1 i.MX35 Applications Processors for Automotive Products, Rev. 10 Figure 20. Muxed A/D Mode Timing Diagram for Synchronous Write Access— WSC = 7, LBA = 1, LBN = 1, LAH = 1 Figure 21. Muxed A/D Mode Timing Diagram for Synchronous Read Access— WSC = 7, LBA = 1, LBN = 1, LAH = 1, OEA = 7 Figure 22 through Figure 26, and Table 34 help to determine timing parameters relative chip select (CS) state for asynchronous and DTACK WEIM accesses with corresponding WEIM bit fields and the timing parameters mentioned above. Figure 22. Asynchronous Memory Read Access Figure 23. Asynchronous A/D muxed Read Access (RWSC = 5) Figure 24. Asynchronous Memory Write Access Figure 25. Asynchronous A/D Mux Write Access Figure 26. DTACK Read Access **Table 34. WEIM Asynchronous Timing Parameters Relative Chip Select Table** | Ref No. | Parameter | Determination By<br>Synchronous Measured<br>Parameters <sup>1</sup> | Min | Max<br>(If 133 MHz is<br>supported by SoC) | Unit | |-------------------------|-----------------------------------------------|---------------------------------------------------------------------|------------------------------------------------|-----------------------------------------------|------| | WE31 | CS[x] valid to Address valid | WE4 – WE6 – CSA <sup>2</sup> | _ | 3 – CSA | ns | | WE32 | Address invalid to $\overline{CS}[x]$ invalid | WE7 – WE5 – CSN <sup>3</sup> | _ | 3 – CSN | ns | | WE32A(<br>muxed<br>A/D | CS[x] valid to address invalid | WE4 – WE7 + (LBN + LBA + 1<br>– CSA <sup>2</sup> ) | -3+(LBN+LBA+<br>1 - CSA) | _ | ns | | WE33 | CS[x] valid to WE valid | WE8 - WE6 + (WEA - CSA) | _ | 3 + (WEA – CSA) | ns | | WE34 | WE invalid to CS[x] invalid | WE7 - WE9 + (WEN - CSN) | _ | 3 - (WEN_CSN) | ns | | WE35 | CS[x] valid to OE valid | WE10 - WE6 + (OEA - CSA) | _ | 3 + (OEA – CSA) | ns | | WE35A<br>(muxed<br>A/D) | CS[x] valid to OE valid | WE10 - WE6 + (OEA + RLBN<br>+ RLBA + ADH + 1 - CSA) | -3 + (OEA +<br>RLBN + RLBA +<br>ADH + 1 – CSA) | 3 + (OEA + RLBN +<br>RLBA + ADH + 1 -<br>CSA) | ns | | WE36 | OE invalid to CS[x] invalid | WE7 - WE11 + (OEN - CSN) | _ | 3 - (OEN - CSN) | ns | | WE37 | CS[x] valid to BE[y] valid (read access) | WE12 – WE6 + (RBEA – CSA) | _ | 3 + (RBEA <sup>4</sup> – CSA) | ns | | WE38 | BE[y] invalid to CS[x] invalid (read access) | WE7 - WE13 + (RBEN - CSN) | _ | 3 - (RBEN <sup>5</sup> - CSN) | ns | | WE39 | CS[x] valid to LBA valid | WE14 - WE6 + (LBA - CSA) | _ | 3 + (LBA – CSA) | ns | | WE40 | LBA invalid to CS[x] invalid | WE7 - WE15 - CSN | _ | 3 – CSN | ns | Table 34. WEIM Asynchronous Timing Parameters Relative Chip Select Table (continued) | Ref No. | Parameter | Determination By<br>Synchronous Measured<br>Parameters <sup>1</sup> | Min | Max<br>(If 133 MHz is<br>supported by SoC) | Unit | |-------------------------|------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------|------| | WE40A<br>(muxed<br>A/D) | CS[x] valid to LBA invalid | WE14 – WE6 + (LBN + LBA + 1<br>– CSA) | -3+(LBN+LBA+<br>1 - CSA) | 3 + (LBN + LBA + 1 -<br>CSA) | ns | | WE41 | CS[x] valid to Output Data valid | WE16 - WE6 - WCSA | _ | 3 – WCSA | ns | | WE41A<br>(muxed<br>A/D) | CS[x] valid to Output Data valid | WE16 - WE6 + (WLBN +<br>WLBA + ADH + 1 - WCSA) | _ | 3 + (WLBN + WLBA +<br>ADH + 1 – WCSA) | ns | | WE42 | Output Data invalid to CS[x] Invalid | WE17 - WE7 - CSN | _ | 3 – CSN | ns | | WE43 | Input Data valid to $\overline{CS}[x]$ invalid | MAXCO - MAXCSO + MAXDI | MAXCO <sup>6 -</sup><br>MAXCSO <sup>7</sup> +<br>MAXDI <sup>8</sup> | _ | ns | | WE44 | CS[x] invalid to Input Data invalid | 0 | 0 | _ | ns | | WE45 | CS[x] valid to BE[y] valid (write access) | WE12 – WE6 + (WBEA – CSA) | _ | 3 + (WBEA – CSA) | ns | | WE46 | BE[y] invalid to CS[x] invalid (write access) | WE7 – WE13 + (WBEN – CSN) | _ | -3 + (WBEN - CSN) | ns | | WE47 | DTACK valid to CS[x] invalid | MAXCO - MAXCSO + MAXDTI | MAXCO <sup>6</sup> –<br>MAXCSO <sup>7</sup> +<br>MAXDTI <sup>9</sup> | _ | ns | | WE48 | CS[x] Invalid to DTACK invalid | 0 | 0 | _ | ns | For the value of parameters WE4-WE21, see column BCD = 0 in Table 33. Note: All configuration parameters (CSA, CSN, WBEA, WBEN, LBA, LBN, OEN, OEA, RBEA, and RBEN) are in cycle units. <sup>&</sup>lt;sup>2</sup> $\overline{\text{CS}}$ Assertion. This bit field determines when the $\overline{\text{CS}}$ signal is asserted during read/write cycles. $<sup>^3</sup>$ $\overline{\text{CS}}$ Negation. This bit field determines when the $\overline{\text{CS}}$ signal is negated during read/write cycles. <sup>&</sup>lt;sup>4</sup> BE Assertion. This bit field determines when the BE signal is asserted during read cycles. $<sup>^{5}</sup>$ $\overline{\text{BE}}$ Negation. This bit field determines when the $\overline{\text{BE}}$ signal is negated during read cycles. <sup>&</sup>lt;sup>6</sup> Output maximum delay from internal driving ADDR/control FFs to chip outputs. <sup>&</sup>lt;sup>7</sup> Output maximum delay from $\overline{CS}[x]$ internal driving FFs to $\overline{CS}[x]$ out. <sup>&</sup>lt;sup>8</sup> DATA maximum delay from chip input data to its internal FF. <sup>9</sup> DTACK maximum delay from chip dtack input to its internal FF. ## 4.9.5.3 ESDCTL Electrical Specifications Figure 27 through Figure 35 depict the timings pertaining to the ESDCTL module, which interfaces with mobile DDR or SDR SDRAM. Table 35 through Table 45 list the timing parameters. Figure 27. SDRAM Read Cycle Timing Diagram **Table 35. DDR/SDR SDRAM Read Cycle Timing Parameters** | ID | Parameter | Symbol | Min. | Max. | Unit | |-----|---------------------------------------|--------|------|------|------| | SD1 | SDRAM clock high-level width | tCH | 3.4 | 4.1 | ns | | SD2 | SDRAM clock low-level width | tCL | 3.4 | 4.1 | ns | | SD3 | SDRAM clock cycle time | tCK | 7.0 | _ | ns | | SD4 | CS, RAS, CAS, WE, DQM, CKE setup time | tCMS | 2.0 | _ | ns | | SD5 | CS, RAS, CAS, WE, DQM, CKE hold time | tCMH | 1.8 | _ | ns | | SD6 | Address setup time | tAS | 2.0 | _ | ns | Table 35. DDR/SDR SDRAM Read Cycle Timing Parameters (continued) | ID | Parameter | Symbol | Min. | Max. | Unit | |------|-------------------------------------|--------|------|------|-------| | SD7 | Address hold time | tAH | 1.8 | | ns | | SD8 | SDRAM access time | tAC | | 6.47 | ns | | SD9 | Data out hold time <sup>1</sup> | tOH | 1.2 | _ | ns | | SD10 | Active to read/write command period | tRC | 10 | _ | clock | Timing parameters are relevant only to SDR SDRAM. For the specific DDR SDRAM data related timing parameters, see Table 44 and Table 45. SDR SDRAM CLK parameters are measured from the 50% point—that is, high is defined as 50% of signal value and low is defined as 50% of signal value. SD1 + SD2 does not exceed 7.5 ns for 133 MHz. The timing parameters are similar to the ones used in SDRAM data sheets—that is, Table 35 indicates SDRAM requirements. All output signals are driven by the ESDCTL at the negative edge of SDCLK and the parameters are measured at maximum memory frequency. Figure 28. SDR SDRAM Write Cycle Timing Diagram **Table 36. SDR SDRAM Write Timing Parameters** | ID | Parameter | Symbol | Min. | Max. | Unit | |------|---------------------------------------|--------|------|------|------| | SD1 | SDRAM clock high-level width | tCH | 0.45 | 0.55 | ns | | SD2 | SDRAM clock low-level width | tCL | 0.45 | 0.55 | ns | | SD3 | SDRAM clock cycle time | tCK | 7.0 | _ | ns | | SD4 | CS, RAS, CAS, WE, DQM, CKE setup time | tCMS | 2.4 | _ | ns | | SD5 | CS, RAS, CAS, WE, DQM, CKE hold time | tCMH | 1.4 | _ | ns | | SD6 | Address setup time | tAS | 2.4 | _ | ns | | SD7 | Address hold time | tAH | 1.4 | _ | ns | | SD13 | Data setup time | tDS | 2.4 | _ | ns | | SD14 | Data hold time | tDH | 1.4 | | ns | Test conditions are: pin voltage 1.7 V–1.95 V, capacitance 15 pF for all pins (both DDR and non-DDR pins), drive strength is high (7.2 mA). "High" is defined as 80% of signal value and "low" is defined as 20% of signal value. SDR SDRAM CLK parameters are measured from the 50% point—that is, "high" is defined as 50% of signal value, and "low" is defined as 50% of signal value. tCH + tCL will not exceed 7.5 ns for 133 MHz. DDR SDRAM CLK parameters are measured at the crossing point of SDCLK and SDCLK (inverted clock). The timing parameters are similar to the ones used in SDRAM data sheets. Table 36 indicates SDRAM requirements. All output signals are driven by the ESDCTL at the negative edge of SDCLK, and the parameters are measured at maximum memory frequency. Figure 29. SDRAM Refresh Timing Diagram **Table 37. SDRAM Refresh Timing Parameters** | ID | Parameter | Symbol | Min. | Max. | Unit | |-----|------------------------------|--------|------|------|------| | SD1 | SDRAM clock high-level width | tCH | 3.4 | 4.1 | ns | | SD2 | SDRAM clock low-level width | tCL | 3.4 | 4.1 | ns | | SD3 | SDRAM clock cycle time | tCK | 7.5 | _ | ns | | SD6 | Address setup time | tAS | 1.8 | _ | ns | **Table 37. SDRAM Refresh Timing Parameters (continued)** | ID | Parameter | Symbol | Min. | Max. | Unit | |------|--------------------------------------------|--------|------|------|-------| | SD7 | Address hold time | tAH | 1.8 | _ | ns | | SD10 | Precharge cycle period <sup>1</sup> | tRP | 1 | 4 | clock | | SD11 | Auto precharge command period <sup>1</sup> | tRC | 2 | 20 | clock | <sup>&</sup>lt;sup>1</sup> SD10 and SD11 are determined by SDRAM controller register settings. SDR SDRAM CLK parameters are measured from the 50% point—that is, "high" is defined as 50% of signal value and "low" is defined as 50% of signal value. The timing parameters are similar to the ones used in SDRAM data sheets. Table 37 indicates SDRAM requirements. All output signals are driven by the ESDCTL at the negative edge of SDCLK, and the parameters are measured at maximum memory frequency. Figure 30. SDRAM Self-Refresh Cycle Timing Diagram The clock will continue to run unless both CKEs are low. Then the clock will be stopped in low state. **Table 38. SDRAM Self-Refresh Cycle Timing Parameters** | ID | Parameter | Symbol | Min. | Max. | Unit | |------|-----------------------|--------|------|------|------| | SD16 | CKE output delay time | tCKS | 1.8 | _ | ns | Figure 31. DDR2 SDRAM Basic Timing Parameters **Table 39. DDR2 SDRAM Timing Parameter Table** | ID | PARAMETER | Symbol | DDR2-4 | 00 | Unit | |------|----------------------------------|------------------|--------|------|------| | שו | FARAWETER | Symbol | Min | Max | Oill | | DDR1 | SDRAM clock high-level width | tсн | 0.45 | 0.55 | tcĸ | | DDR2 | SDRAM clock low-level width | tcL | 0.45 | 0.55 | tcĸ | | DDR3 | SDRAM clock cycle time | tcĸ | 7.0 | 8.0 | ns | | DDR4 | CS, RAS, CAS, CKE, WE setup time | tıs <sup>1</sup> | 1.5 | _ | ns | i.MX35 Applications Processors for Automotive Products, Rev. 10 **Table 39. DDR2 SDRAM Timing Parameter Table** | ID | PARAMETER | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | DDR2-400 | | Unit | |------|---------------------------------|--------------------------------------------------------|----------|-----|-------| | | FARAWETER | Symbol | Min | Max | Oilit | | DDR5 | CS, RAS, CAS, CKE, WE hold time | tıн <sup>1</sup> | 1.25 | _ | ns | | DDR6 | Address output setup time | tis <sup>1</sup> | 1.5 | _ | ns | | DDR7 | Address output hold time | tıH <sup>1</sup> | 1.5 | _ | ns | These values are for command/address slew rate of 1 V/ns and SDCLK, SDCLK\_B differential slew rate of 2 V/ns. For different values, use the derating table. Table 40. Derating Values for DDR2-400, DDR2-533 | | | | tlS, tlH De | rating Values | for DDR2-40 | 00, DDR2-533 | | 1175 | | |-----------------|------|-------|-------------|---------------|---------------|--------------|-------|-------|-------| | | 1 | | CI | K,CK Differe | ntial Slew Ra | te | | | | | | | 2.0 | V/ns | 1.5 | V/ns | 1.0 | V/ns | (A) | | | | | ΔtIS | ∆tlH | ΔtIS | ΔtIH | ΔtIS | ΔtIH | Units | Notes | | | 4.0 | +187 | +94 | +217 | +124 | +247 | +154 | ps | 1 | | | 3.5 | +179 | +89 | +209 | +119 | +239 | +149 | ps | 1 | | | 3.0 | +167 | +83 | +197 | +113 | +227 | +143 | ps | 1 | | | 2.5 | +150 | +75 | +180 | +105 | +210 | +135 | ps | 1 | | | 2.0 | +125 | +45 | +155 | +75 | +185 | +105 | ps | 1 | | | 1.5 | +83 | +21 | +113 | +51 | +143 | +81 | ps | 1 | | | 1.0 | 0 | 0 | +30 | +30 | +60 | 60 | ps | 1 | | Com- | 0.9 | -11 | -14 | +19 | +16 | +49 | +46 | ps | 1 | | mand/Ad- | 0.8 | -25 | -31 | +5 | -1 | +35 | +29 | ps | 1 | | dress Slew rate | 0.7 | -43 | -54 | -13 | -24 | +17 | +6 | ps | 1 | | (V/ns) | 0.6 | -67 | -83 | -37 | -53 | -7 | -23 | ps | 1 | | | 0.5 | -110 | -125 | -80 | -95 | -50 | -65 | ps | 1 | | | 0.4 | -175 | -188 | -145 | -158 | -115 | -128 | ps | 1 | | | 0.3 | -285 | -292 | -255 | -262 | -225 | -232 | ps | 1 | | | 0.25 | -350 | -375 | -320 | -345 | -290 | -315 | ps | 1 | | | 0.2 | -525 | -500 | -495 | -470 | -465 | -440 | ps | 1 | | | 0.15 | -800 | -708 | -770 | -678 | -740 | -648 | ps | 1 | | | 0.1 | -1450 | -1125 | -1420 | -1095 | -1390 | -1065 | ps | 1 | Figure 32. DDR2 SDRAM Write Cycle Timing Diagram **Table 41. DDR2 SDRAM Write Cycle Parameters** | ID | PARAMETER | Cumbal | DDR2- | Unit | | |-------|-----------------------------------------------------------|------------|-------|------|------| | טו | PARAMETER | Symbol | Min | Max | Unit | | DDR17 | DQ and DQM setup time to DQS (single-ended strobe) | tDS1(base) | 0.5 | _ | ns | | DDR18 | DQ and DQM hold time to DQS (single-ended strobe) | tDH1(base) | 0.5 | _ | ns | | DDR19 | Write cycle DQS falling edge to SDCLK output setup time. | toss | 0.2 | _ | tCK | | DDR20 | Write cycle DQS falling edge to SDCLK output hold time. | tDSH | 0.2 | _ | tCK | | DDR21 | DQS latching rising transitions to associated clock edges | tDQSS | -0.25 | 0.25 | tCK | | DDR22 | DQS high level width | tDQSH | 0.35 | _ | tCK | | DDR23 | DQS low level width | tDQSL | 0.35 | _ | tCK | These values are for DQ/DM slew rate of 1 V/ns and DQS slew rate of 1 V/ns. For different values use the derating table. Table 42. DDR Single-ended Slew Rate | | | | | | | | | DC | S Sin | gle-en | ded S | lew Ra | te | | | | | | | |------|-----|---------------|-----------|------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | | | 2.0 | V/ns | 1.5 \ | V/ns | 1.0 | V/ns | 0.9 | V/ns | 0.8 | V/ns | 0.7 | V/ns | 0.6 | V/ns | 0.5 | V/ns | 0.4 | V/ns | | | 1 | ΔtD<br>S1 | ∆tD<br>H1 | ∆tD<br><b>S1</b> | ΔtD<br>H1 | ΔtD<br>S1 | ∆tD<br>H1 | ΔtD<br>S1 | ∆tD<br>H1 | ΔtD<br>S1 | ΔtD<br>H1 | ΔtD<br>S1 | ∆tD<br>H1 | ΔtD<br>S1 | ∆tD<br>H1 | ΔtD<br>S1 | ΔtD<br>H1 | ΔtD<br>S1 | ∆tD<br>H1 | | | 2.0 | 188 | 188 | 167 | 146 | 125 | 63 | -50 | 107 | - | - | 1727 | - | - | 876 | 1574 | - | | 8.78 | | | 1.5 | 146 | 167 | 125 | 125 | 83 | 42 | 81 | 43 | - | -30 | | - | - | 073 | (55) | 51 | - | 130 | | | 1.0 | 63 | 125 | 42 | 83 | 0 | 0 | -2 | 1 | -7 | -13 | - | - | 25 | 7- | - | 2 | - | - | | DQ | 0.9 | ( <u>\$</u> 0 | - | 31 | 69 | -11 | -14 | -13 | -13 | -18 | -27 | -29 | -45 | 2 | 84 | 2.0 | - | - | ಾ | | Slew | 0.8 | (2) | - | 12 | 12) | -25 | -31 | -27 | -30 | -32 | -44 | -43 | -62 | -60 | -86 | 821 | (a) | - | -20 | | V/ns | 0.7 | | - | 12 | (4) | 190 | 949 | -45 | -53 | -50 | -67 | -61 | -85 | -78 | -109 | -108 | -152 | - | 140 | | | 0.6 | -2. | - | TR | 9 | 120 | - | 140 | 12 | -74 | -96 | -85 | -114 | -102 | -138 | -132 | -181 | -183 | -246 | | | 0.5 | - | - | - | 15. | - | - | | - | - | e | -128 | -156 | -145 | -180 | -175 | -223 | -226 | -288 | | | 0.4 | - | - | 1.5 | - | 850 | 878 | | 107 | (5) | -5 | 17.0 | - | -210 | -243 | -240 | -286 | -291 | -351 | SDR SDRAM CLK parameters are measured from the 50% point—that is, "high" is defined as 50% of signal value and "low" is defined as 50% of signal value. DDR SDRAM CLK parameters are measured at the crossing point of SDCLK and SDCLK (inverted clock). Test conditions are: Capacitance 15 pF for DDR PADS. Recommended drive strength is Medium for SDCLK and High for Address and controls. Figure 33. DDR2 SDRAM DQ vs. DQS and SDCLK READ Cycle Timing Diagram **Table 43. DDR2 SDRAM Read Cycle Parameter Table** | ID | PARAMETER | Symbol | DDR2- | Unit | | | |-------|------------------------------------------------------------------------------|--------|-------|------|-------|--| | | PARAMETER | Symbol | Min | Max | O.III | | | DDR24 | DQS – DQ Skew (defines the Data valid window in read cycles related to DQS). | tDQSQ | _ | 0.35 | ns | | | DDR25 | DQS DQ in HOLD time from DQS <sup>1</sup> | tqн | 2.925 | _ | ns | | | DDR26 | DQS output access time from SDCLK posedge | tdqsck | -0.5 | 0.5 | ns | | <sup>&</sup>lt;sup>1</sup>The value was calculated for an SDCLK frequency of 133 MHz by the formula $tQH = tHP - tQHS = min (tCL,tCH) - tQHS = 0.45 \times tCK - tQHS = 0.45 \times 7.5 - 0.45 = 2.925 ns.$ SDRAM CLK and DQS-related parameters are measured from the 50% point—that is, "high" is defined as 50% of signal value and "low" is defined as 50% of signal value. DDR SDRAM CLK parameters are measured at the crossing point of SDCLK and $\overline{SDCLK}$ (inverted clock). Test conditions are: Capacitance 15 pF for DDR PADS. Recommended drive strength is Medium for SDCLK and High for Address and controls. Figure 34. Mobile DDR SDRAM Write Cycle Timing Diagram Table 44. Mobile DDR SDRAM Write Cycle Timing Parameters<sup>1</sup> | ID | Parameter | Symbol | Min. | Max. | Unit | |------|----------------------------------------------------------|--------|------|------|------| | SD17 | DQ and DQM setup time to DQS | tDS | 0.95 | _ | ns | | SD18 | DQ and DQM hold time to DQS | tDH | 0.95 | _ | ns | | SD19 | Write cycle DQS falling edge to SDCLK output delay time. | tDSS | 1.8 | _ | ns | | SD20 | Write cycle DQS falling edge to SDCLK output hold time. | tDSH | 1.8 | _ | ns | <sup>&</sup>lt;sup>1</sup> Test condition: Measured using delay line 5 programmed as follows: ESDCDLY5[15:0] = 0x0703. #### i.MX35 Applications Processors for Automotive Products, Rev. 10 SDRAM CLK and DQS-related parameters are measured from the 50% point—that is, "high" is defined as 50% of signal value and "low" is defined as 50% of signal value. The timing parameters are similar to the ones used in SDRAM data sheets. Table 44 indicates SDRAM requirements. All output signals are driven by the ESDCTL at the negative edge of SDCLK, and the parameters are measured at maximum memory frequency. Figure 35. Mobile DDR SDRAM DQ versus DQS and SDCLK Read Cycle Timing Diagram | ID | Parameter | Symbol | Min. | Max. | Unit | |------|------------------------------------------------------------------------------|--------|------|------|------| | SD21 | DQS – DQ Skew (defines the Data valid window in read cycles related to DQS). | tDQSQ | _ | 0.85 | ns | | SD22 | DQS DQ HOLD time from DQS | tQH | 2.3 | _ | ns | | SD23 | DQS output access time from SDCLK posedge | tDQSCK | _ | 6.7 | ns | #### NOTE SDRAM CLK and DQS-related parameters are measured from the 50% point—that is, "high" is defined as 50% of signal value, and "low" is defined as 50% of signal value. The timing parameters are similar to the ones used in SDRAM data sheets. Table 45 indicates SDRAM requirements. All output signals are driven by the ESDCTL at the negative edge of SDCLK, and the parameters are measured at maximum memory frequency. # 4.9.6 Enhanced Serial Audio Interface (ESAI) Timing Specifications The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. Table 46 shows the interface timing values. The number field in the table refers to timing signals found in Figure 36 and Figure 37. **Table 46. Enhanced Serial Audio Interface Timing** | No. | Characteristics <sup>1,2</sup> | Symbol | Expression <sup>2</sup> | Min. | Max. | Condition <sup>3</sup> | Unit | |-----|-----------------------------------------------------------------------|--------------------|--------------------------------------------------------|--------------|--------------|------------------------|------| | 62 | Clock cycle <sup>4</sup> | t <sub>SSICC</sub> | $\begin{array}{c} 4\timesT_C\\ 4\timesT_C \end{array}$ | 30.0<br>30.0 | _<br>_ | i ck<br>i ck | ns | | 63 | Clock high period • For internal clock | _ | $2 \times T_{C} - 9.0$ | 6 | _ | _ | ns | | | For external clock | _ | 2 × T <sub>C</sub> | 15 | _ | _ | | | 64 | Clock low period • For internal clock | _ | $2 \times T_{C} - 9.0$ | 6 | _ | _ | ns | | | For external clock | _ | 2 × T <sub>C</sub> | 15 | _ | _ | | | 65 | SCKR rising edge to FSR out (bl) high | _ | _<br>_ | _ | 17.0<br>7.0 | x ck<br>i ck a | ns | | 66 | SCKR rising edge to FSR out (bl) low | _ | _ | _ | 17.0<br>7.0 | x ck<br>i ck a | ns | | 67 | SCKR rising edge to FSR out (wr) high <sup>5</sup> | _ | _<br>_ | _ | 19.0<br>9.0 | x ck<br>i ck a | ns | | 68 | SCKR rising edge to FSR out (wr) low <sup>5</sup> | | _<br>_ | _ | 19.0<br>9.0 | x ck<br>i ck a | ns | | 69 | SCKR rising edge to FSR out (wl) high | _ | | | 16.0<br>6.0 | x ck<br>i ck a | ns | | 70 | SCKR rising edge to FSR out (wl) low | _ | _<br>_ | _ | 17.0<br>7.0 | x ck<br>i ck a | ns | | 71 | Data in setup time before SCKR (SCK in synchronous mode) falling edge | _ | | 12.0<br>19.0 | _ | x ck<br>i ck | ns | | 72 | Data in hold time after SCKR falling edge | _ | | 3.5<br>9.0 | _<br>_ | x ck<br>i ck | ns | | 73 | FSR input (bl, wr) high before SCKR falling edge <sup>5</sup> | _ | _<br>_ | 2.0<br>12.0 | _ | x ck<br>i ck a | ns | | 74 | FSR input (wl) high before SCKR falling edge | | _<br>_ | 2.0<br>12.0 | _ | x ck<br>i ck a | ns | | 75 | FSR input hold time after SCKR falling edge | | | 2.5<br>8.5 | | x ck<br>i ck a | ns | | 78 | SCKT rising edge to FST out (bl) high | _ | _ | | 18.0<br>8.0 | x ck<br>i ck | ns | | 79 | SCKT rising edge to FST out (bl) low | _ | _ | _ | 20.0<br>10.0 | x ck<br>i ck | ns | **Table 46. Enhanced Serial Audio Interface Timing (continued)** | No. | Characteristics <sup>1,2</sup> | Symbol | Expression <sup>2</sup> | Min. | Max. | Condition <sup>3</sup> | Unit | |-----|---------------------------------------------------------------------|--------|-------------------------|-------------|--------------|------------------------|------| | 80 | SCKT rising edge to FST out (wr) high <sup>5</sup> | | _<br>_ | _ | 20.0<br>10.0 | x ck<br>i ck | ns | | 81 | SCKT rising edge to FST out (wr) low <sup>5</sup> | _ | _ | _ | 22.0<br>12.0 | x ck<br>i ck | ns | | 82 | SCKT rising edge to FST out (wl) high | _ | _ | _ | 19.0<br>9.0 | x ck<br>i ck | ns | | 83 | SCKT rising edge to FST out (wl) low | _ | | | 20.0<br>10.0 | x ck<br>i ck | ns | | 84 | SCKT rising edge to data out enable from high impedance | _ | | | 22.0<br>17.0 | x ck<br>i ck | ns | | 86 | SCKT rising edge to data out valid | _ | _ | | 18.0<br>13.0 | x ck<br>i ck | ns | | 87 | SCKT rising edge to data out high impedance <sup>67</sup> | _ | _ | | 21.0<br>16.0 | x ck<br>i ck | ns | | 89 | FST input (bl, wr) setup time before SCKT falling edge <sup>5</sup> | _ | | 2.0<br>18.0 | _ | x ck<br>i ck | ns | | 90 | FST input (wl) setup time before SCKT falling edge | _ | _ | 2.0<br>18.0 | _ | x ck<br>i ck | ns | | 91 | FST input hold time after SCKT falling edge | _ | _ | 4.0<br>5.0 | _ | x ck<br>i ck | ns | <sup>1</sup> i ck = internal clock (asynchronous implies that SCKT and SCKR are two different clocks) i ck s = internal clock, synchronous mode (synchronous implies that SCKT and SCKR are the same clock) - <sup>2</sup> bl = bit length - wl = word length - wr = word length relative - <sup>3</sup> SCKT(SCKT pin) = transmit clock SCKR(SCKR pin) = receive clock FST(FST pin) = transmit frame sync FSR(FSR pin) = receive frame sync HCKT(HCKT pin) = transmit high frequency clock HCKR(HCKR pin) = receive high frequency clock - <sup>4</sup> For the internal clock, the external clock cycle is defined by Icyc and the ESAI control register. - <sup>5</sup> The word-relative frame sync signal waveform relative to the clock operates in the same manner as the bit-length frame sync signal waveform, but it spreads from one serial clock before the first bit clock (like the bit length frame sync signal), until the second-to-last bit clock of the first word in the frame. - <sup>6</sup> Periodically sampled and not 100% tested. x ck = external clock i ck a = internal clock, asynchronous mode Figure 36. ESAI Transmitter Timing Figure 37. ESAI Receiver Timing # 4.9.7 eSDHCv2 AC Electrical Specifications Figure 38 depicts the timing of eSDHCv2, and Table 47 lists the eSDHCv2 timing characteristics. The following definitions apply to values and signals described in Table 47: - LS: low-speed mode. Low-speed card can tolerate a clock up to 400 kHz. - FS: full-speed mode. For a full-speed MMC card, the card clock can reach 20 MHz; a full-speed SD/SDIO card can reach 25 MHz. - HS: high-speed mode. For a high-speed MMC card, the card clock can reach 52 MHz; SD/SDIO can reach 50 MHz. Figure 38. eSDHCv2 Timing Table 47. eSDHCv2 Interface Timing Specification | ID | Parameter | Symbols | Min. | Max. | Unit | | | | | |------|------------------------------------------------------|------------------------------|------|-------|------|--|--|--|--| | Card | Card Input Clock | | | | | | | | | | SD1 | Clock frequency (Low Speed) | f <sub>PP</sub> <sup>1</sup> | 0 | 400 | kHz | | | | | | | Clock frequency (SD/SDIO Full Speed/High Speed) | f <sub>PP</sub> <sup>2</sup> | 0 | 25/50 | MHz | | | | | | | Clock frequency (MMC Full Speed/High Speed) | f <sub>PP</sub> <sup>3</sup> | 0 | 20/52 | MHz | | | | | | | Clock frequency (Identification Mode) | f <sub>OD</sub> | 100 | 400 | kHz | | | | | | SD2 | Clock Low time | t <sub>WL</sub> | 7 | _ | ns | | | | | | SD3 | Clock high time | t <sub>WH</sub> | 7 | _ | ns | | | | | | SD4 | Clock rise time | t <sub>TLH</sub> | _ | 3 | ns | | | | | | SD5 | Clock fall time | t <sub>THL</sub> | _ | 3 | ns | | | | | | eSDF | IC Output/Card Inputs CMD, DAT (Reference to CLK) | | | | | | | | | | SD6 | eSDHC output delay | t <sub>OD</sub> | -3 | 3 | ns | | | | | | eSDF | eSDHC Input/Card Outputs CMD, DAT (Reference to CLK) | | | | | | | | | | SD7 | eSDHC input setup time | t <sub>ISU</sub> | 5 | _ | ns | | | | | | SD8 | eSDHC input hold time | t <sub>IH</sub> <sup>4</sup> | 2.5 | _ | ns | | | | | <sup>1</sup> In low-speed mode, the card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V. <sup>&</sup>lt;sup>2</sup> In normal-speed mode for the SD/SDIO card, clock frequency can be any value between 0–25 MHz. In high-speed mode, clock frequency can be any value between 0–50 MHz. <sup>&</sup>lt;sup>3</sup> In normal-speed mode for MMC card, clock frequency can be any value between 0 and 20 MHz. In high-speed mode, clock frequency can be any value between 0–52 MHz. <sup>&</sup>lt;sup>4</sup> To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns. ## 4.9.8 Fast Ethernet Controller (FEC) AC Electrical Specifications This section describes the electrical information of the FEC module. The FEC is designed to support both 10- and 100-Mbps Ethernet networks. An external transceiver interface and transceiver function are required to complete the interface to the media. The FEC supports the 10/100 Mbps Media Independent Interface (MII) using a total of 18 pins. The 10-Mbps 7-wire interface that is restricted to a 10-Mbps data rate uses seven of the MII pins for connection to an external Ethernet transceiver. ## 4.9.8.1 FEC AC Timing This section describes the AC timing specifications of the FEC. The MII signals are compatible with transceivers operating at a voltage of 3.3 V. ### 4.9.8.2 MII Receive Signal Timing The MII receive timing signals consist of FEC\_RXD[3:0], FEC\_RX\_DV, FEC\_RX\_ER, and FEC\_RX\_CLK. The receiver functions correctly up to a FEC\_RX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the FEC\_RX\_CLK frequency. Table 48 lists MII receive channel timings. | Num. | Characteristic <sup>1</sup> | Min. | Max. | Unit | |------|--------------------------------------------------------|------|------|-------------------| | M1 | FEC_RXD[3:0], FEC_RX_DV, FEC_RX_ER to FEC_RX_CLK setup | 5 | _ | ns | | M2 | FEC_RX_CLK to FEC_RXD[3:0], FEC_RX_DV, FEC_RX_ER hold | 5 | _ | ns | | МЗ | FEC_RX_CLK pulse width high | 35% | 65% | FEC_RX_CLK period | | M4 | FEC_RX_CLK pulse width low | 35% | 65% | FEC_RX_CLK period | **Table 48. MII Receive Signal Timing** Figure 39 shows the MII receive signal timings listed in Table 48. Figure 39. MII Receive Signal Timing Diagram <sup>&</sup>lt;sup>1</sup> FEC\_RX\_DV, FEC\_RX\_CLK, and FEC\_RXD0 have the same timing when in 10 Mbps 7-wire interface mode. ### 4.9.8.3 MII Transmit Signal Timing The transmitter timing signals consist of FEC\_TXD[3:0], FEC\_TX\_EN, FEC\_TX\_ER, and FEC\_TX\_CLK. The transmitter functions correctly up to a FEC\_TX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the FEC\_TX\_CLK frequency. Table 49 lists MII transmit channel timings. | Num | Characteristic <sup>1</sup> | Min. | Max. | Unit | |-----|----------------------------------------------------------|------|------|-------------------| | M5 | FEC_TX_CLK to FEC_TXD[3:0], FEC_TX_EN, FEC_TX_ER invalid | 5 | _ | ns | | M6 | FEC_TX_CLK to FEC_TXD[3:0], FEC_TX_EN, FEC_TX_ER valid | _ | 20 | ns | | M7 | FEC_TX_CLK pulse width high | 35% | 65% | FEC_TX_CLK period | | M8 | FEC_TX_CLK pulse width low | 35% | 65% | FEC_TX_CLK period | **Table 49. MII Transmit Signal Timing** Figure 40 shows the MII transmit signal timings listed in Table 49. Figure 40. MII Transmit Signal Timing Diagram # 4.9.8.4 MII Asynchronous Inputs Signal Timing The MII asynchronous timing signals are FEC\_CRS and FEC\_COL. Table 50 lists MII asynchronous inputs signal timing. | Num | Characteristic | Min. | Max. | Unit | |-----------------|----------------------------------------|------|------|-------------------| | M9 <sup>1</sup> | FEC_CRS to FEC_COL minimum pulse width | 1.5 | _ | FEC_TX_CLK period | Table 50. MII Asynch Inputs Signal Timing <sup>&</sup>lt;sup>1</sup> FEC\_TX\_EN, FEC\_TX\_CLK, and FEC\_TXD0 have the same timing when in 10 Mbps 7-wire interface mode. <sup>&</sup>lt;sup>1</sup> FEC\_COL has the same timing in 10 Mbit 7-wire interface mode. Figure 41 shows MII asynchronous input timings listed in Table 50. Figure 41. MII Asynch Inputs Timing Diagram ## 4.9.8.5 MII Serial Management Channel Timing Serial management channel timing is accomplished using FEC\_MDIO and FEC\_MDC. The FEC functions correctly with a maximum MDC frequency of 2.5 MHz. Table 51 lists MII serial management channel timings. The MDC frequency should be equal to or less than 2.5 MHz to be compliant with the IEEE 802.3 MII specification. However the FEC can function correctly with a maximum MDC frequency of 15 MHz. Table 51. MII Transmit Signal Timing | Num | Characteristic | | Max. | Units | |-----|-----------------------------------------------------------------------------|------------------------|------|----------------| | M10 | FEC_MDC falling edge to FEC_MDIO output invalid (minimum propagation delay) | t invalid (minimum 0 — | | | | M11 | FEC_MDC falling edge to FEC_MDIO output valid (max. propagation delay) | _ | 5 | ns | | M12 | FEC_MDIO (input) to FEC_MDC rising edge setup | 18 | _ | ns | | M13 | FEC_MDIO (input) to FEC_MDC rising edge hold | 0 | _ | ns | | M14 | FEC_MDC pulse width high | 40% | 60% | FEC_MDC period | | M15 | FEC_MDC pulse width low | 40% | 60% | FEC_MDC period | Figure 42 shows MII serial management channel timings listed in Table 51. Figure 42. MII Serial Management Channel Timing Diagram # 4.9.9 FIR Electrical Specifications FIR implements asynchronous infrared protocols (FIR, MIR) defined by IrDA<sup>®</sup> (Infrared Data Association). Refer to the IrDA<sup>®</sup> website for details on FIR and MIR protocols. # 4.9.10 FlexCAN Module AC Electrical Specifications The electrical characteristics are related to the CAN transceiver outside the chip. The i.MX35 has two CAN modules available for systems design. Tx and Rx ports for both modules are multiplexed with other I/O pins. Refer to the IOMUX chapter of the MCIMX35 Multimedia Applications Processor Reference Manual to see which pins expose Tx and Rx pins; these ports are named TXCAN and RXCAN, respectively. # 4.9.11 I<sup>2</sup>C AC Electrical Specifications This section describes the electrical characteristics of the I<sup>2</sup>C module. # 4.9.11.1 I<sup>2</sup>C Module Timing Figure 43 depicts the timing of the I<sup>2</sup>C module. Table 52 lists the I<sup>2</sup>C module timing parameters. Figure 43. I<sup>2</sup>C Bus Timing Diagram Table 52. I<sup>2</sup>C Module Timing Parameters | ID | Parameter | Standard Mode | | Fast Mode | | Unit | |------|-----------------------------------------------------|---------------|-------------------|------------------|-----------|-------| | | Parameter | | Max. | Min. | Max. | Oilit | | IC1 | I2CLK cycle time | 10 | _ | 2.5 | _ | μS | | IC2 | Hold time (repeated) START condition | 4.0 | _ | 0.6 | _ | μS | | IC3 | Set-up time for STOP condition | 4.0 | _ | 0.6 | _ | μS | | IC4 | Data hold time | 01 | 3.45 <sup>2</sup> | 01 | $0.9^{2}$ | μS | | IC5 | HIGH Period of I2CLK Clock | 4.0 | _ | 0.6 | _ | μS | | IC6 | LOW Period of the I2CLK Clock | 4.7 | _ | 1.3 | _ | μS | | IC7 | Set-up time for a repeated START condition | 4.7 | _ | 0.6 | _ | μS | | IC8 | Data set-up time | 250 | _ | 100 <sup>3</sup> | _ | ns | | IC9 | Bus free time between a STOP and START condition | 4.7 | _ | 1.3 | _ | μS | | IC10 | Rise time of both I2DAT and I2CLK signals | _ | 1000 | _ | 300 | ns | | IC11 | Fall time of both I2DAT and I2CLK signals | _ | 300 | _ | 300 | ns | | IC12 | Capacitive load for each bus line (C <sub>b</sub> ) | _ | 400 | _ | 400 | pF | A device must internally provide a hold time of at least 300 ns for the I2DAT signal in order to bridge the undefined region of the falling edge of I2CLK. <sup>&</sup>lt;sup>2</sup> The maximum hold time has to be met only if the device does not stretch the LOW period (ID IC6) of the I2CLK signal. A fast-mode I<sup>2</sup>C-bus device can be used in a standard-mode I<sup>2</sup>C-bus system, but the requirement of set-up time (ID IC7) of 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the I2CLK signal. If such a device does stretch the LOW period of the I2CLK signal, it must output the next data bit to the I2DAT line max\_rise\_time (ID No IC10) + data\_setup\_time (ID No IC8) = 1000 + 250 = 1250 ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the I2CLK line is released. ### 4.9.12 IPU—Sensor Interfaces This section contains a list of supported camera sensors, a functional description, and the electrical characteristics. ## 4.9.12.1 Supported Camera Sensors Table 53 lists the known supported camera sensors at the time of publication. Table 53. Supported Camera Sensors<sup>1</sup> | Vendor | Model | |------------------------|-------------------------------------------------------------------------------------------------------------------------------| | Conexant | CX11646, CX20490 <sup>2</sup> , CX20450 <sup>2</sup> | | Agilant | HDCP-2010, ADCS-1021 <sup>2</sup> , ADCS-1021 <sup>2</sup> | | Toshiba | TC90A70 | | ICMedia | ICM202A, ICM102 <sup>2</sup> | | iMagic | IM8801 | | Transchip | TC5600, TC5600J, TC5640, TC5700, TC6000 | | Fujitsu | MB86S02A | | Micron | MI-SOC-0133 | | Matsushita | MN39980 | | STMicro | W6411, W6500, W6501 <sup>2</sup> , W6600 <sup>2</sup> , W6552 <sup>2</sup> , STV0974 <sup>2</sup> | | OmniVision | OV7620, OV6630, OV2640 | | Sharp | LZ0P3714 (CCD) | | Motorola | MC30300 (Python) <sup>2</sup> , SCM20014 <sup>2</sup> , SCM20114 <sup>2</sup> , SCM22114 <sup>2</sup> , SCM20027 <sup>2</sup> | | National Semiconductor | LM9618 <sup>2</sup> | <sup>&</sup>lt;sup>1</sup> Freescale Semiconductor does not recommend one supplier over another and in no way suggests that these are the only camera suppliers. # 4.9.12.2 Functional Description There are three timing modes supported by the IPU. ### 4.9.12.2.1 Pseudo BT.656 Video Mode Smart camera sensors, which typically include image processing capability, support video mode transfer operations. They use an embedded timing syntax to replace the SENSB\_VSYNC and SENSB\_HSYNC signals. The timing syntax is defined by the BT.656 standard. This operation mode follows the recommendations of the ITU BT.656 specifications. The only control signal used is SENSB\_PIX\_CLK. Start-of-frame and active-line signals are embedded in the data stream. An active line starts with a SAV code and ends with an EAV code. In some cases, digital blanking is <sup>&</sup>lt;sup>2</sup> These sensors have not been validated at the time of publication. inserted in between EAV and SAV code. The CSI decodes and filters out the timing coding from the data stream, thus recovering SENSB\_VSYNC and SENSB\_HSYNC signals for internal use. ### 4.9.12.2.2 Gated Clock Mode The SENSB\_VSYNC, SENSB\_HSYNC, and SENSB\_PIX\_CLK signals are used in this mode. See Figure 44. Figure 44. Gated Clock Mode Timing Diagram A frame starts with a rising edge on SENSB\_VSYNC (all the timing corresponds to straight polarity of the corresponding signals). Then SENSB\_HSYNC goes to high and hold for the entire line. The pixel clock is valid as long as SENSB\_HSYNC is high. Data is latched at the rising edge of the valid pixel clocks. SENSB\_HSYNC goes to low at the end of the line. Pixel clocks then become invalid and the CSI stops receiving data from the stream. For the next line, the SENSB\_HSYNC timing repeats. For the next frame, the SENSB\_VSYNC timing repeats. #### 4.9.12.2.3 Non-Gated Clock Mode The timing is the same as the gated-clock mode (described in Section 4.9.12.2.2, "Gated Clock Mode"), except for the SENSB\_HSYNC signal, which is not used. See Figure 45. All incoming pixel clocks are valid and will cause data to be latched into the input FIFO. The SENSB\_PIX\_CLK signal is inactive (states low) until valid data is going to be transmitted over the bus. Figure 45. Non-Gated Clock Mode Timing Diagram i.MX35 Applications Processors for Automotive Products, Rev. 10 The timing described in Figure 45 is that of a Motorola sensor. Some other sensors may have slightly different timing. The CSI can be programmed to support rising/falling-edge triggered SENSB\_VSYNC; active-high/low SENSB\_HSYNC; and rising/falling-edge triggered SENSB\_PIX\_CLK. ### 4.9.12.3 Electrical Characteristics Figure 46 depicts the sensor interface timing, and Table 54 lists the timing parameters. Figure 46. Sensor Interface Timing Diagram **Table 54. Sensor Interface Timing Parameters** | ID | Parameter | Symbol | Min. | Max. | Units | |-----|---------------------------------------|--------|------|------|-------| | IP1 | Sensor input clock frequency | Fmck | 0.01 | 133 | MHz | | IP2 | Data and control setup time | Tsu | 5 | _ | ns | | IP3 | Data and control holdup time | Thd | 3 | _ | ns | | IP4 | Sensor output (pixel) clock frequency | Fpck | 0.01 | 133 | MHz | # 4.9.13 IPU—Display Interfaces This section describes the following types of display interfaces: - Section 4.9.13.1, "Synchronous Interfaces" - Section 4.9.13.2, "Interface to Sharp HR-TFT Panels" - Section 4.9.13.3, "Synchronous Interface to Dual-Port Smart Displays" - Section 4.9.13.4, "Asynchronous Interfaces" - Section 4.9.13.5, "Serial Interfaces, Functional Description" ### 4.9.13.1 Synchronous Interfaces This section discusses the interfaces to active matrix TFT LCD panels, Sharp HR-TFT, and dual-port smart displays. ### 4.9.13.1.4 Interface to Active Matrix TFT LCD Panels, Functional Description Figure 47 depicts the LCD interface timing for a generic active matrix color TFT panel. In this figure, signals are shown with negative polarity. The sequence of events for active matrix interface timing is as follows: - DISPB\_D3\_CLK latches data into the panel on its negative edge (when positive polarity is selected). In active mode, DISPB\_D3\_CLK runs continuously. - DISPB\_D3\_HSYNC causes the panel to start a new line. - DISPB\_D3\_VSYNC causes the panel to start a new frame. It always encompasses at least one HSYNC pulse. - DISPB\_D3\_DRDY acts like an output enable signal to the CRT display. This output enables the data to be shifted to the display. When disabled, the data is invalid and the trace is off. Figure 47. Interface Timing Diagram for TFT (Active Matrix) Panels ### 4.9.13.1.5 Interface to Active Matrix TFT LCD Panels, Electrical Characteristics Figure 48 depicts the horizontal timing (timing of one line), including both the horizontal sync pulse and the data. All figure parameters shown are programmable. The timing images correspond to inverse polarity of the DISPB\_D3\_CLK signal and active-low polarity of the DISPB\_D3\_HSYNC, DISPB\_D3\_VSYNC and DISPB\_D3\_DRDY signals. Figure 48. TFT Panels Timing Diagram—Horizontal Sync Pulse Figure 49 depicts the vertical timing (timing of one frame). All figure parameters shown are programmable. Figure 49. TFT Panels Timing Diagram—Vertical Sync Pulse Table 55 shows timing parameters of signals presented in Figure 48 and Figure 49. Table 55. Synchronous Display Interface Timing Parameters—Pixel Level | ID | Parameter | Symbol | Value | Units | |-----|--------------------------------|--------|----------------------------------|-------| | IP5 | Display interface clock period | Tdicp | Tdicp <sup>1</sup> | ns | | IP6 | Display pixel clock period | Tdpcp | (DISP3_IF_CLK_CNT_D + 1) × Tdicp | ns | | IP7 | Screen width | Tsw | (SCREEN_WIDTH + 1) × Tdpcp | ns | | IP8 | HSYNC width | Thsw | (H_SYNC_WIDTH + 1) × Tdpcp | ns | Table 55. Synchronous Display Interface Timing Parameters—Pixel Level (continued) | ID | Parameter | Symbol | Value | Units | |------|-----------------------------|--------|-------------------------------------------------------------------------------------|-------| | IP9 | Horizontal blank interval 1 | Thbi1 | BGXP × Tdpcp | ns | | IP10 | Horizontal blank interval 2 | Thbi2 | (SCREEN_WIDTH - BGXP - FW) × Tdpcp | ns | | IP11 | HSYNC delay | Thsd | H_SYNC_DELAY × Tdpcp | ns | | IP12 | Screen height | Tsh | (SCREEN_HEIGHT + 1) × Tsw | ns | | IP13 | VSYNC width | Tvsw | if V_SYNC_WIDTH_L = 0 than (V_SYNC_WIDTH + 1) × Tdpcp else (V_SYNC_WIDTH + 1) × Tsw | ns | | IP14 | Vertical blank interval 1 | Tvbi1 | BGYP × Tsw | ns | | IP15 | Vertical blank interval 2 | Tvbi2 | (SCREEN_HEIGHT – BGYP – FH) × Tsw | ns | Display interface clock period immediate value Display interface clock period average value. $$\overline{T}dicp = T_{HSP\_CLK} \cdot \frac{DISP3\_IF\_CLK\_PER\_WR}{HSP\_CLK\_PERIOD}$$ Figure 50 depicts the synchronous display interface timing for access level, and Table 56 lists the timing parameters. The DISP3\_IF\_CLK\_DOWN\_WR and DISP3\_IF\_CLK\_UP\_WR parameters are set via the DI\_DISP3\_TIME\_CONF Register. Figure 50. Synchronous Display Interface Timing Diagram—Access Level Table 56. Synchronous Display Interface Timing Parameters—Access Level | ID | Parameter | Symbol | Min. | Typ. <sup>1</sup> | Max. | Units | |------|-------------------------------------------------------|--------|--------------------------------|-----------------------------------------|--------------------------------|-------| | IP16 | Display interface clock low time | Tckl | Tdicd – Tdicu – 1.5 | Tdicd <sup>2</sup> – Tdicu <sup>3</sup> | Tdicd – Tdicu + 1.5 | ns | | IP17 | Display interface clock high time | Tckh | Tdicp - Tdicd +<br>Tdicu - 1.5 | Tdicp – Tdicd +<br>Tdicu | Tdicp - Tdicd +<br>Tdicu + 1.5 | ns | | IP18 | Data setup time | Tdsu | Tdicd – 3.5 | Tdicu | _ | ns | | IP19 | Data holdup time | Tdhd | Tdicp - Tdicd - 3.5 | Tdicp – Tdicu | _ | ns | | IP20 | Control signals setup time to display interface clock | Tcsu | Tdicd – 3.5 | Tdicu | _ | ns | The exact conditions have not been finalized, but will likely match the current customer requirement for their specific display. These conditions may be device specific. $$Tdicd = \frac{1}{2}T_{\mbox{HSP\_CLK}} \cdot ceil \left[ \frac{2 \cdot \mbox{DISP3\_IF\_CLK\_DOWN\_WR}}{\mbox{HSP\_CLK\_PERIOD}} \right]$$ $$Tdicu = \frac{1}{2}T_{\mbox{HSP\_CLK}} \cdot ceil \left[ \frac{2 \cdot \mbox{DISP3\_IF\_CLK\_UP\_WR}}{\mbox{HSP\_CLK\_PERIOD}} \right]$$ where CEIL(X) rounds the elements of X to the nearest integers toward infinity. ## 4.9.13.2 Interface to Sharp HR-TFT Panels Figure 51 depicts the Sharp HR-TFT panel interface timing, and Table 57 lists the timing parameters. The CLS\_RISE\_DELAY, CLS\_FALL\_DELAY, PS\_FALL\_DELAY, PS\_RISE\_DELAY, REV\_TOGGLE\_DELAY parameters are defined in the SDC\_SHARP\_CONF\_1 and SDC\_SHARP\_CONF\_2 registers. For other Sharp interface timing characteristics, refer to <sup>&</sup>lt;sup>2</sup> Display interface clock down time <sup>&</sup>lt;sup>3</sup> Display interface clock up time Section 4.9.13.1.5, "Interface to Active Matrix TFT LCD Panels, Electrical Characteristics." The timing images correspond to straight polarity of the Sharp signals. Example is drawn with FW + 1 = 320 pixel/line, FH + 1 = 240 lines. SPL pulse width is fixed and aligned to the first data of the line. REV toggles every HSYNC period. Figure 51. Sharp HR-TFT Panel Interface Timing Diagram—Pixel Level Table 57. Sharp Synchronous Display Interface Timing Parameters—Pixel Level | ID | Parameter | Symbol | Value | Units | |------|---------------------------|--------|--------------------------|-------| | IP21 | SPL rise time | Tsplr | (BGXP – 1) × Tdpcp | ns | | IP22 | CLS rise time | Tclsr | CLS_RISE_DELAY × Tdpcp | ns | | IP23 | CLS fall time | Tclsf | CLS_FALL_DELAY × Tdpcp | ns | | IP24 | CLS rise and PS fall time | Tpsf | PS_FALL_DELAY × Tdpcp | ns | | IP25 | PS rise time | Tpsr | PS_RISE_DELAY × Tdpcp | ns | | IP26 | REV toggle time | Trev | REV_TOGGLE_DELAY × Tdpcp | ns | # 4.9.13.3 Synchronous Interface to Dual-Port Smart Displays Functionality and electrical characteristics of the synchronous interface to dual-port smart displays are identical to parameters of the synchronous interface. See Section 4.9.13.1.5, "Interface to Active Matrix TFT LCD Panels, Electrical Characteristics." ## 4.9.13.3.6 Interface to a TV Encoder—Functional Description The interface has an 8-bit data bus, transferring a single 8-bit value (Y/U/V) in each cycle. The bits D7–D0 of the value are mapped to bits LD17–LD10 of the data bus, respectively. Figure 52 depicts the interface timing. - The frequency of the clock DISPB\_D3\_CLK is 27 MHz. - The DISPB\_D3\_HSYNC, DISPB\_D3\_VSYNC and DISPB\_D3\_DRDY signals are active low. - The transition to the next row is marked by the negative edge of the DISPB\_D3\_HSYNC signal. It remains low for a single clock cycle. - The transition to the next field/frame is marked by the negative edge of the DISPB\_D3\_VSYNC signal. It remains low for at least one clock cycle. - At a transition to an odd field (of the next frame), the negative edges of DISPB\_D3\_VSYNC and DISPB\_D3\_HSYNC coincide. - At a transition to an even field (of the same frame), they do not coincide. - The active intervals—during which data is transferred—are marked by the DISPB\_D3\_HSYNC signal being high. Figure 52. TV Encoder Interface Timing Diagram #### 4.9.13.3.7 Interface to a TV Encoder, Electrical Characteristics The timing characteristics of the TV encoder interface are identical to the synchronous display characteristics. See Section 4.9.13.1.5, "Interface to Active Matrix TFT LCD Panels, Electrical Characteristics." ### 4.9.13.4 **Asynchronous Interfaces** This section discusses the asynchronous parallel and serial interfaces. ### **Parallel Interfaces, Functional Description** 4.9.13.4.8 The IPU supports the following asynchronous parallel interfaces: - System 80 interface - Type 1 (sampling with the chip select signal) with and without byte enable signals. - Type 2 (sampling with the read and write signals) with and without byte enable signals. - System 68k interface - Type 1 (sampling with the chip select signal) with or without byte enable signals. - Type 2 (sampling with the read and write signals) with or without byte enable signals. For each of four system interfaces, there are three burst modes: - 1. Burst mode without a separate clock—The burst length is defined by the corresponding parameters of the IDMAC (when data is transferred from the system memory) or by the HBURST signal (when the MCU directly accesses the display via the slave AHB bus). For system 80 and system 68k type 1 interfaces, data is sampled by the CS signal and other control signals change only when transfer direction is changed during the burst. For type 2 interfaces, data is sampled by the WR/RD signals (system 80) or by the ENABLE signal (system 68k), and the CS signal stays active during the whole burst. - 2. Burst mode with the separate clock DISPB\_BCLK—In this mode, data is sampled with the DISPB BCLK clock. The CS signal stays active during whole burst transfer. Other controls are changed simultaneously with data when the bus state (read, write or wait) is altered. The CS signals and other controls move to non-active state after burst has been completed. - 3. Single access mode—In this mode, slave AHB and DMA burst are broken to single accesses. The data is sampled with CS or other controls according to the interface type as described above. All controls (including CS) become non-active for one display interface clock after each access. This mode corresponds to the ATI single access mode. Both system 80 and system 68k interfaces are supported for all described modes as depicted in Figure 53, Figure 54, Figure 55, and Figure 56. These timing images correspond to active-low DISPB Dn CS, DISPB\_D*n*\_WR and DISPB\_D*n*\_RD signals. i.MX35 Applications Processors for Automotive Products, Rev. 10 Freescale Semiconductor 77 Additionally, the IPU allows a programmable pause between two bursts. The pause is defined in the HSP\_CLK cycles. It allows the prevention of timing violation between two sequential bursts or two accesses to different displays. The range of this pause is from 4 to 19 HSP\_CLK cycles. Single access mode (all control signals are not active for one display interface clock after each display access) Figure 53. Asynchronous Parallel System 80 Interface (Type 1) Burst Mode Timing Diagram Single access mode (all control signals are not active for one display interface clock after each display access) Figure 54. Asynchronous Parallel System 80 Interface (Type 2) Burst Mode Timing Diagram Single access mode (all control signals are not active for one display interface clock after each display access) Figure 55. Asynchronous Parallel System 68k Interface (Type 1) Burst Mode Timing Diagram Single access mode (all control signals are not active for one display interface clock after each display access) Figure 56. Asynchronous Parallel System 68k Interface (Type 2) Burst Mode Tlming Diagram Display read operation can be performed with wait states when each read access takes up to 4 display interface clock cycles according to the DISPO\_RD\_WAIT\_ST parameter in the DI\_DISPn\_TIME\_CONF\_3 registers (n = 0,1,2). Figure 57 shows the timing of the parallel interface with read wait states. Figure 57. Parallel Interface Timing Diagram—Read Wait States ## 4.9.13.4.9 Parallel Interfaces, Electrical Characteristics Figure 58, Figure 60, Figure 59, and Figure 61 depict timing of asynchronous parallel interfaces based on the system 80 and system 68k interfaces. Table 58 lists the timing parameters at display access level. All timing images are based on active low control signals (signal polarity is controlled via the DI\_DISP\_SIG\_POL register). Figure 58. Asynchronous Parallel System 80 Interface (Type 1) Timing Diagram Figure 59. Asynchronous Parallel System 80 Interface (Type 2) Timing Diagram Figure 60. Asynchronous Parallel System 68k Interface (Type 1) Timing Diagram Figure 61. Asynchronous Parallel System 68k Interface (Type 2) Timing Diagram Table 58. Asynchronous Parallel Interface Timing Parameters—Access Level | ID | Parameter | Symbol | Min. | Typ. <sup>1</sup> | Max. | Units | |------|------------------------------|--------|-----------------------------------|----------------------------------------------|-----------------------------------|-------| | IP27 | Read system cycle time | Tcycr | Tdicpr – 1.5 | Tdicpr <sup>2</sup> | Tdicpr + 1.5 | ns | | IP28 | Write system cycle time | Tcycw | Tdicpw – 1.5 | Tdicpw <sup>3</sup> | Tdicpw + 1.5 | ns | | IP29 | Read low pulse width | Trl | Tdicdr – Tdicur – 1.5 | Tdicdr <sup>4</sup> – Tdicur <sup>5</sup> | Tdicdr – Tdicur + 1.5 | ns | | IP30 | Read high pulse width | Trh | Tdicpr – Tdicdr +<br>Tdicur – 1.5 | Tdicpr – Tdicdr +<br>Tdicur | Tdicpr – Tdicdr + Tdicur<br>+ 1.5 | ns | | IP31 | Write low pulse width | Twl | Tdicdw – Tdicuw<br>– 1.5 | Tdicdw <sup>6</sup> –<br>Tdicuw <sup>7</sup> | Tdicdw – Tdicuw + 1.5 | ns | | IP32 | Write high pulse width | Twh | Tdicpw – Tdicdw +<br>Tdicuw – 1.5 | Tdicpw – Tdicdw<br>+ Tdicuw | Tdicpw – Tdicdw +<br>Tdicuw + 1.5 | ns | | IP33 | Controls setup time for read | Tdcsr | Tdicur – 1.5 | Tdicur | _ | ns | | IP34 | Controls hold time for read | Tdchr | Tdicpr – Tdicdr – 1.5 | Tdicpr – Tdicdr | _ | ns | Table 58. Asynchronous Parallel Interface Timing Parameters—Access Level (continued) | ID | Parameter | Symbol | Min. | Typ. <sup>1</sup> | Max. | Units | |------|------------------------------------------|--------|-------------------------------|-------------------|----------------------------------------------------------|-------| | IP35 | Controls setup time for write | Tdcsw | Tdicuw – 1.5 | Tdicuw | _ | ns | | IP36 | Controls hold time for write | Tdchw | Tdicpw – Tdicdw – 1.5 | Tdicpw – Tdicdw | _ | ns | | IP37 | Slave device data delay <sup>8</sup> | Tracc | 0 | _ | Tdrp <sup>9</sup> – Tlbd <sup>10</sup> – Tdicur –<br>1.5 | ns | | IP38 | Slave device data hold time <sup>8</sup> | Troh | Tdrp – Tlbd – Tdicdr<br>+ 1.5 | _ | Tdicpr – Tdicdr – 1.5 | ns | | IP39 | Write data setup time | Tds | Tdicdw – 1.5 | Tdicdw | _ | ns | | IP40 | Write data hold time | Tdh | Tdicpw – Tdicdw – 1.5 | Tdicpw – Tdicdw | _ | ns | | IP41 | Read period <sup>2</sup> | Tdicpr | Tdicpr – 1.5 | Tdicpr | Tdicpr + 1.5 | ns | | IP42 | Write period <sup>3</sup> | Tdicpw | Tdicpw – 1.5 | Tdicpw | Tdicpw + 1.5 | ns | | IP43 | Read down time <sup>4</sup> | Tdicdr | Tdicdr – 1.5 | Tdicdr | Tdicdr + 1.5 | ns | | IP44 | Read up time <sup>5</sup> | Tdicur | Tdicur – 1.5 | Tdicur | Tdicur + 1.5 | ns | | IP45 | Write down time <sup>6</sup> | Tdicdw | Tdicdw – 1.5 | Tdicdw | Tdicdw + 1.5 | ns | | IP46 | Write up time <sup>7</sup> | Tdicuw | Tdicuw – 1.5 | Tdicuw | Tdicuw + 1.5 | ns | | IP47 | Read time point <sup>9</sup> | Tdrp | Tdrp – 1.5 | Tdrp | Tdrp + 1.5 | ns | <sup>&</sup>lt;sup>1</sup>The exact conditions have not been finalized, but will likely match the current customer requirement for their specific display. These conditions may be device-specific. <sup>2</sup> Display interface clock period value for read: $$Tdicpr = T_{\colored{HSP\_CLK}} \cdot ceil \left[ \frac{DISP\#\_IF\_CLK\_PER\_RD}{HSP\_CLK\_PERIOD} \right]$$ <sup>3</sup> Display interface clock period value for write: $$Tdicpw = T_{HSP\_CLK} \cdot ceil \left[ \frac{DISP\#\_IF\_CLK\_PER\_WR}{HSP\_CLK\_PERIOD} \right]$$ <sup>4</sup> Display interface clock down time for read: $$Tdicdr = \frac{1}{2}T_{HSP\_CLK} \cdot ceil \left[ \frac{2 \cdot DISP\#\_IF\_CLK\_DOWN\_RD}{HSP\_CLK\_PERIOD} \right]$$ $$\begin{array}{l} 5 \quad \text{Display interface clock up time for read:} \\ T dicur = \frac{1}{2} T_{HSP\_CLK} \cdot ceil \Big[ \frac{2 \cdot DISP\#\_IF\_CLK\_UP\_RD}{HSP\_CLK\_PERIOD} \Big] \end{array}$$ <sup>6</sup> Display interface clock down time for write: $$Tdicdw = \frac{1}{2} T_{HSP\_CLK} \cdot ceil \left[ \frac{2 \cdot DISP\#\_IF\_CLK\_DOWN\_WR}{HSP\_CLK\_PERIOD} \right]$$ <sup>7</sup> Display interface clock up time for write: $$Tdicuw = \frac{1}{2}T_{\mbox{HSP\_CLK}} \cdot ceil \left[ \frac{2 \cdot \mbox{DISP\#\_IF\_CLK\_UP\_WR}}{\mbox{HSP\_CLK\_PERIOD}} \right]$$ <sup>8</sup> This parameter is a requirement to the display connected to the IPU 9 Data read point $$Tdrp = T_{HSP\_CLK} \cdot ceil \left[ \frac{DISP\#\_READ\_EN}{HSP\_CLK\_PERIOD} \right]$$ The following parameters are programmed via the DI\_DISP#\_TIME\_CONF\_1, DI\_DISP#\_TIME\_CONF\_2, and DI\_HSP\_CLK\_PER registers: - DISP#\_IF\_CLK\_PER\_WR, DISP#\_IF\_CLK\_PER\_RD - HSP\_CLK\_PERIOD - DISP#\_IF\_CLK\_DOWN\_WR - DISP#\_IF\_CLK\_UP\_WR - DISP#\_IF\_CLK\_DOWN\_RD - DISP#\_IF\_CLK\_UP\_RD - DISP#\_READ\_EN # 4.9.13.5 Serial Interfaces, Functional Description The IPU supports the following types of asynchronous serial interfaces: - 3-wire (with bidirectional data line) - 4-wire (with separate data input and output lines) - 5-wire type 1 (with sampling RS by the serial clock) - 5-wire type 2 (with sampling RS by the chip select signal) Figure 62 depicts timing of the 3-wire serial interface. The timing images correspond to active-low DISPB\_D#\_CS signal and the straight polarity of the DISPB\_SD\_D\_CLK signal. For this interface, a bidirectional data line is used outside the device. The IPU still uses separate input and output data lines (IPP\_IND\_DISPB\_SD\_D and IPP\_DO\_DISPB\_SD\_D). The I/O mux connects the internal data lines to the bidirectional external line according to the IPP\_OBE\_DISPB\_SD\_D signal provided by the IPU. Each data transfer can be preceded by an optional preamble with programmable length and contents. The preamble is followed by read/write (RW) and address (RS) bits. The order of the these bits is programmable. The RW bit can be disabled. The following data can consist of one word or of a whole burst. The interface parameters are controlled by the DI\_SER\_DISPn\_CONF registers (n = 1, 2). <sup>10</sup> Loopback delay Tlbd is the cumulative propagation delay of read controls and read data. It includes an IPU output delay, a device – level output delay, board delays, a device – level input delay, an IPU input delay. This value is device specific. Figure 62. 3-Wire Serial Interface Timing Diagram Figure 63 depicts timing of the 4-wire serial interface. For this interface, there are separate input and output data lines both inside and outside the device. Figure 63. 4-Wire Serial Interface Timing Diagram Figure 64 depicts timing of the 5-wire serial interface (Type 1). For this interface, a separate RS line is added. When a burst is transmitted within a single active chip select interval, the RS can be changed at boundaries of words. Figure 64. 5-Wire Serial Interface (Type 1) Timing Diagram Figure 65 depicts timing of the 5-wire serial interface (Type 2). For this interface, a separate RS line is added. When a burst is transmitted within a single active chip select interval, the RS can be changed at boundaries of words. Figure 65. 5-Wire Serial Interface (Type 2) Timing Diagram # 4.9.13.5.10 Serial Interfaces, Electrical Characteristics Figure 66 depicts timing of the serial interface. Table 59 lists the timing parameters at display access level. Figure 66. Asynchronous Serial Interface Timing Diagram Table 59. Asynchronous Serial Interface Timing Parameters—Access Level | ID | Parameter | Symbol | Min. | Typ. <sup>1</sup> | Max. | Units | |------|------------------------------|--------|-----------------------------------|----------------------------------------------|-----------------------------------|-------| | IP48 | Read system cycle time | Tcycr | Tdicpr – 1.5 | Tdicpr <sup>2</sup> | Tdicpr + 1.5 | ns | | IP49 | Write system cycle time | Tcycw | Tdicpw – 1.5 | Tdicpw <sup>3</sup> | Tdicpw + 1.5 | ns | | IP50 | Read clock low pulse width | Trl | Tdicdr – Tdicur – 1.5 | Tdicdr <sup>4</sup> – Tdicur <sup>5</sup> | Tdicdr – Tdicur + 1.5 | ns | | IP51 | Read clock high pulse width | Trh | Tdicpr – Tdicdr + Tdicur<br>– 1.5 | Tdicpr – Tdicdr +<br>Tdicur | Tdicpr – Tdicdr + Tdicur<br>+ 1.5 | ns | | IP52 | Write clock low pulse width | Twl | Tdicdw – Tdicuw – 1.5 | Tdicdw <sup>6</sup> –<br>Tdicuw <sup>7</sup> | Tdicdw – Tdicuw + 1.5 | ns | | IP53 | Write clock high pulse width | Twh | Tdicpw – Tdicdw +<br>Tdicuw – 1.5 | Tdicpw – Tdicdw<br>+ Tdicuw | Tdicpw – Tdicdw +<br>Tdicuw + 1.5 | ns | | IP54 | Controls setup time for read | Tdcsr | Tdicur – 1.5 | Tdicur | _ | ns | Table 59. Asynchronous Serial Interface Timing Parameters—Access Level (continued) | ID | Parameter | Symbol | Min. | Min. Typ. <sup>1</sup> | | Units | |------|------------------------------------------|--------|---------------------------------------|------------------------|----------------------------------------------------------|-------| | IP55 | Controls hold time for read | Tdchr | Tdicpr – Tdicdr – 1.5 Tdicpr – Tdicdr | | _ | ns | | IP56 | Controls setup time for write | Tdcsw | Tdicuw – 1.5 | Tdicuw | _ | ns | | IP57 | Controls hold time for write | Tdchw | Tdicpw – Tdicdw – 1.5 | Tdicpw – Tdicdw | _ | ns | | IP58 | Slave device data delay <sup>8</sup> | Tracc | 0 | _ | Tdrp <sup>9</sup> – Tlbd <sup>10</sup> – Tdicur<br>– 1.5 | ns | | IP59 | Slave device data hold time <sup>8</sup> | Troh | Tdrp – Tlbd – Tdicdr<br>+ 1.5 | • | | ns | | IP60 | Write data setup time | Tds | Tdicdw – 1.5 | Tdicdw — | | ns | | IP61 | Write data hold time | Tdh | Tdicpw – Tdicdw – 1.5 | Tdicpw – Tdicdw | _ | ns | | IP62 | Read period <sup>2</sup> | Tdicpr | Tdicpr – 1.5 | Tdicpr | Tdicpr + 1.5 | ns | | IP63 | Write period <sup>3</sup> | Tdicpw | Tdicpw – 1.5 | Tdicpw | Tdicpw + 1.5 | ns | | IP64 | Read down time <sup>4</sup> | Tdicdr | Tdicdr – 1.5 | Tdicdr | Tdicdr + 1.5 | ns | | IP65 | Read up time <sup>5</sup> | Tdicur | Tdicur – 1.5 | Tdicur | Tdicur + 1.5 | ns | | IP66 | Write down time <sup>6</sup> | Tdicdw | Tdicdw – 1.5 | Tdicdw | Tdicdw + 1.5 | ns | | IP67 | Write up time <sup>7</sup> | Tdicuw | Tdicuw – 1.5 | Tdicuw | Tdicuw + 1.5 | ns | | IP68 | Read time point <sup>9</sup> | Tdrp | Tdrp - 1.5 Tdrp Tdrp + 1.5 | | Tdrp + 1.5 | ns | The exact conditions have not been finalized, but will likely match the current customer requirement for their specific display. These conditions may be device specific. Display interface clock period value for read: $$Tdicpr = T_{HSP\_CLK} \cdot ceil \left[ \frac{DISP\#\_IF\_CLK\_PER\_RD}{HSP\_CLK\_PERIOD} \right]$$ <sup>3</sup> Display interface clock period value for write: $$\label{eq:tdicpw} Tdicpw = T_{\mbox{HSP\_CLK}} \cdot ceil \left[ \frac{\mbox{DISP\#\_IF\_CLK\_PER\_WR}}{\mbox{HSP\_CLK\_PERIOD}} \right]$$ <sup>4</sup> Display interface clock down time for read: $$Tdicdr = \frac{1}{2}T_{\mbox{HSP\_CLK}} \cdot ceil \bigg[ \frac{2 \cdot \mbox{DISP\#\_IF\_CLK\_DOWN\_RD}}{\mbox{HSP\_CLK\_PERIOD}} \bigg]$$ <sup>5</sup> Display interface clock up time for read: $$Tdicur = \frac{1}{2}T_{\mbox{HSP\_CLK}} \cdot ceil \left[ \frac{2 \cdot \mbox{DISP\#\_IF\_CLK\_UP\_RD}}{\mbox{HSP\_CLK\_PERIOD}} \right]$$ <sup>6</sup> Display interface clock down time for write: $$Tdicdw = \frac{1}{2}T_{\mbox{HSP\_CLK}} \cdot ceil \bigg[ \frac{2 \cdot \mbox{DISP\#\_IF\_CLK\_DOWN\_WR}}{\mbox{HSP\_CLK\_PERIOD}} \bigg]$$ <sup>7</sup> Display interface clock up time for write: $$Tdicuw = \frac{1}{2}T_{\mbox{HSP\_CLK}} \cdot ceil \left[ \frac{2 \cdot \mbox{DISP\#\_IF\_CLK\_UP\_WR}}{\mbox{HSP\_CLK\_PERIOD}} \right]$$ <sup>8</sup> This parameter is a requirement to the display connected to the IPU. ### Data read point: $$Tdrp = T_{HSP\_CLK} \cdot ceil \left[ \frac{DISP\#\_READ\_EN}{HSP\_CLK\_PERIOD} \right]$$ The following parameters are programmed via the DI\_DISP#\_TIME\_CONF\_1, DI\_DISP#\_TIME\_CONF\_2, and DI\_HSP\_CLK\_PER registers: - DISP#\_IF\_CLK\_PER\_WR - DISP#\_IF\_CLK\_PER\_RD - HSP\_CLK\_PERIOD - DISP#\_IF\_CLK\_DOWN\_WR - DISP#\_IF\_CLK\_UP\_WR - DISP#\_IF\_CLK\_DOWN\_RD - DISP#\_IF\_CLK\_UP\_RD - DISP#\_READ\_EN ### **Memory Stick Host Controller (MSHC)** 4.9.14 Figure 67, Figure 68, and Figure 69 depict the MSHC timings, and Table 60 and Table 61 list the timing parameters. Figure 67. MSHC\_CLK Timing Diagram 94 Freescale Semiconductor i.MX35 Applications Processors for Automotive Products, Rev. 10 <sup>&</sup>lt;sup>10</sup> Loopback delay Tlbd is the cumulative propagation delay of read controls and read data. It includes an IPU output delay, a device-level output delay, board delays, a device-level input delay, and an IPU input delay. This value is device specific. Figure 68. Transfer Operation Timing Diagram (Serial) Figure 69. Transfer Operation Timing Diagram (Parallel) ## **NOTE** The memory stick host controller is designed to meet the timing requirements per Sony's *Memory Stick Pro Format Specifications*. Tables in this section detail the specifications' requirements for parallel and serial modes, and not the i.MX35 timing. Table 60. Serial Interface Timing Parameters<sup>1</sup> | Signal | Parameter | Symbol | Stan | Unit | | |-----------|----------------|---------|------|------|-------| | Signal | Farameter | Symbol | Min. | Max. | Offic | | MSHC_SCLK | Cycle | tSCLKc | 50 | _ | ns | | | H pulse length | tSCLKwh | 15 | _ | ns | | | L pulse length | tSCLKwl | 15 | _ | ns | | | Rise time | tSCLKr | _ | 10 | ns | | | Fall time | tSCLKf | _ | 10 | ns | | MSHC_BS | Setup time | tBSsu | 5 | _ | ns | | | Hold time | tBSh | 5 | _ | ns | Table 60. Serial Interface Timing Parameters<sup>1</sup> (continued) | Signal | Parameter | Symbol | Stan | Unit | | | |-----------|-------------------|--------|------|------|----|--| | Signal | i didilietei | Symbol | Min. | Max. | | | | MSHC_DATA | Setup time | tDsu | 5 | _ | ns | | | | Hold time | tDh | 5 | _ | ns | | | | Output delay time | tDd | _ | 15 | ns | | Timing is guaranteed for NVCC from 2.7 V through 3.1 V and up to a maximum overdrive NVCC of 3.3 V. See NVCC restrictions described in Table 61. Table 61. Parallel Interface Timing Parameters<sup>1</sup> | Olama I | D | Occupation I | Stand | Standards | | | |-----------|-------------------|--------------|-------|-----------|------|--| | Signal | Parameter | Symbol | Min. | Max. | Unit | | | MSHC_SCLK | Cycle | tSCLKc | 25 | _ | ns | | | | H pulse length | tSCLKwh | 5 | _ | ns | | | | L pulse length | tSCLKwl | 5 | _ | ns | | | | Rise time | tSCLKr | _ | 10 | ns | | | | Fall time | tSCLKf | _ | 10 | ns | | | MSHC_BS | Setup time | tBSsu | 8 | _ | ns | | | | Hold time | tBSh | 1 | _ | ns | | | MSHC_DATA | Setup time | tDsu | 8 | _ | ns | | | | Hold time | tDh | 1 | _ | ns | | | | Output delay time | tDd | _ | 15 | ns | | Timing is guaranteed for NVCC from 2.7 V through 3.1 V and up to a maximum overdrive NVCC of 3.3 V. See the NVCC restrictions described in Table 8. # 4.9.15 MediaLB Controller Electrical Specifications This section describes the electrical information of the MediaLB Controller module. Table 62. MLB 256/512 Fs Timing Parameters | Parameter | Symbol | Min | Тур | Max | Units | Comment | |-----------------------------------------|-------------------|--------|------------------|-------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MLBCLK operating frequency <sup>1</sup> | f <sub>mck</sub> | 11.264 | 12.288<br>24.576 | 24.6272<br>25.600 | MHz | Min: $256 \times Fs$ at 44.0 kHz<br>Typ: $256 \times Fs$ at 48.0 kHz<br>Typ: $512 \times Fs$ at 48.0 kHz<br>Max: $512 \times Fs$ at 48.1 kHz<br>Max: $512 \times Fs$ PLL unlocked | | MLBCLK rise time | t <sub>mckr</sub> | _ | _ | 3 | ns | V <sub>IL</sub> TO V <sub>IH</sub> | Table 62. MLB 256/512 Fs Timing Parameters (continued) | Parameter | Symbol | Min | Тур | Max | Units | Comment | |-----------------------------------------------------|--------------------|------------|------------|-------------------|-------|------------------------------------| | MLB fall time | t <sub>mckf</sub> | _ | _ | 3 | ns | V <sub>IH</sub> TO V <sub>IL</sub> | | MLBCLK cycle time | t <sub>mckc</sub> | _<br>_ | 81<br>40 | _<br>_ | ns | 256 × Fs<br>512 × Fs | | MLBCLK low time | t <sub>mckl</sub> | 31.5<br>30 | 37<br>35.5 | _ | ns | 256 × Fs<br>256 × Fs PLL unlocked | | | | 14.5<br>14 | 17<br>16.5 | _ | ns | 512 × Fs<br>512 × Fs PLL unlocked | | MLBCLK high time | t <sub>mckh</sub> | 31.5<br>30 | 38<br>36.5 | _ | ns | 256 × Fs<br>256 × Fs PLL unlocked | | | | 14.5<br>14 | 17<br>16.5 | _<br>_ | ns | 512 × Fs<br>512 × Fs PLL unlocked | | MLBCLK pulse width variation | t <sub>mpwv</sub> | _ | _ | 2 | ns pp | Note <sup>2</sup> | | MLBSIG/MLBDAT input valid to MLBCLK falling | t <sub>dsmcf</sub> | 1 | _ | _ | ns | _ | | MLBSIG/MLBDAT input hold from MLBCLK low | t <sub>dhmcf</sub> | 0 | _ | _ | ns | _ | | MLBSIG/MLBDAT output high impedance from MLBCLK low | t <sub>mcfdz</sub> | 0 | _ | t <sub>mckl</sub> | ns | _ | | Bus Hold Time | t <sub>mdzh</sub> | 4 | _ | _ | ns | Note <sup>3</sup> | The MLB controller can shut off MLBCLK to place MediaLB in a low-power state. Ground = 0.0 V; load capacitance = 40 pF; MediaLB speed = 1024 Fs; Fs = 48 kHz; all timing parameters specified from the valid voltage threshold as listed below unless otherwise noted. Table 63. MLB Device 1024Fs Timing Parameters | Parameter | Symbol | Min | Тур | Max | Units | Comment | |--------------------------------------------|-------------------|------------|------------|-------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | MLBCLK Operating<br>Frequency <sup>1</sup> | f <sub>mck</sub> | 45.056 | 49.152 | 49.2544<br>51.200 | MHz | Min: $1024 \times Fs$ at $44.0$ kHz<br>Typ: $1024 \times Fs$ at $48.0$ kHz<br>Max: $1024 \times Fs$ at $48.1$ kHz<br>Max: $1024 \times Fs$ PLL unlocked | | MLBCLK rise time | t <sub>mckr</sub> | _ | _ | 1 | ns | V <sub>IL</sub> TO V <sub>IH</sub> | | MLB fall time | t <sub>mckf</sub> | _ | _ | 1 | ns | V <sub>IH</sub> TO V <sub>IL</sub> | | MLBCLK cycle time | t <sub>mckc</sub> | _ | 20.3 | _ | ns | _ | | MLBCLK low time | t <sub>mckl</sub> | 6.5<br>6.1 | 7.7<br>7.3 | _ | ns | PLL unlocked | <sup>&</sup>lt;sup>2</sup> Pulse width variation is measured at 1.25 V by triggering on one edge of MLBCLK and measuring the spread on the other edge, measured in ns peak-to-peak (pp) <sup>&</sup>lt;sup>3</sup> The board must be designed to insure that the high-impedance bus does not leave the logic state of the final driven bit for this time period. Therefore, coupling must be minimized while meeting the maximum capacitive load listed. | Table 63. MLB Device 1024Fs Timin | g Parameters (continued) | |-----------------------------------|--------------------------| |-----------------------------------|--------------------------| | Parameter | Symbol | Min | Тур | Max | Units | Comment | |-----------------------------------------------------|--------------------|------------|--------------|-------------------|-------|-------------------| | MLBCLK high time | t <sub>mckh</sub> | 9.7<br>9.3 | 10.6<br>10.2 | _<br>_ | ns | PLL unlocked | | MLBCLK pulse width variation | t <sub>mpwv</sub> | _ | _ | 0.7 | ns pp | Note <sup>2</sup> | | MLBSIG/MLBDAT input valid to MLBCLK falling | t <sub>dsmcf</sub> | 1 | _ | _ | ns | _ | | MLBSIG/MLBDAT input hold from MLBCLK low | t <sub>dhmcf</sub> | 0 | _ | _ | ns | _ | | MLBSIG/MLBDAT output high impedance from MLBCLK low | t <sub>mcfdz</sub> | 0 | _ | t <sub>mckl</sub> | ns | _ | | Bus Hold Time | t <sub>mdzh</sub> | 2 | _ | _ | ns | Note <sup>3</sup> | The MLB Controller can shut off MLBCLK to place MediaLB in a low-power state. # 4.9.16 1-Wire Timing Specifications Figure 70 depicts the RPP timing, and Table 64 lists the RPP timing parameters. Figure 70. Reset and Presence Pulses (RPP) Timing Diagram **Table 64. RPP Sequence Delay Comparisons Timing Parameters** | ID | Parameters | Symbol | Min. | Тур. | Max. | Units | |-----|----------------------|-------------------|------|------|------|-------| | OW1 | Reset time low | t <sub>RSTL</sub> | 480 | 511 | _ | μs | | OW2 | Presence detect high | t <sub>PDH</sub> | 15 | _ | 60 | μs | | OW3 | Presence detect low | t <sub>PDL</sub> | 60 | | 240 | μs | | OW4 | Reset time high | t <sub>RSTH</sub> | 480 | 512 | | μs | Pulse width variation is measured at 1.25 V by triggering on one edge of MLBCLK and measuring the spread on the other edge, measured in ns peak-to-peak (pp) The board must be designed to insure that the high-impedance bus does not leave the logic state of the final driven bit for this time period. Therefore, coupling must be minimized while meeting the maximum capacitive load listed. Figure 71 depicts write 0 sequence timing, and Table 65 lists the timing parameters. Figure 71. Write 0 Sequence Timing Diagram **Table 65. WR0 Sequence Timing Parameters** | ID | Parameter | Symbol | Min. | Тур. | Max. | Units | |-----|------------------------|----------------------|------|------|------|-------| | OW5 | Write 0 low time | t <sub>WR0_low</sub> | 60 | 100 | 120 | μs | | OW6 | Transmission time slot | t <sub>SLOT</sub> | OW5 | 117 | 120 | μs | Figure 72 shows write 1 sequence timing, and Figure 73 depicts the read sequence timing. Table 66 lists the timing parameters. Figure 72. Write 1 Sequence Timing Diagram Figure 73. Read Sequence Timing Diagram Table 66. WR1/RD Timing Parameters | ID | Parameter | Symbol | Min. | Тур. | Max. | Units | |-----|------------------------|----------------------|------|------|------|-------| | OW7 | Write 1/read low time | t <sub>LOW1</sub> | 1 | 5 | 15 | μs | | OW8 | Transmission time slot | t <sub>SLOT</sub> | 60 | 117 | 120 | μs | | OW9 | Release time | t <sub>RELEASE</sub> | 15 | 1 | 45 | μs | # 4.9.17 Parallel ATA Module AC Electrical Specifications The parallel ATA module can work on PIO/multiword DMA/ultra-DMA transfer modes (not available for the MCIMX351). Each transfer mode has a different data transfer rate, Ultra DMA mode 4 data transfer rate is up to 100 MBps. The parallel ATA module interface consists of a total of 29 pins. Some pins have different functions in different transfer modes. There are various requirements for timing relationships among the function pins, in compliance with the ATA/ATAPI-6 specification, and these requirements are configurable by the ATA module registers. # 4.9.17.1 General Timing Requirements Table 67 and Figure 74 define the AC characteristics of the interface signals on all data transfer modes. | ID | Parameter | Symbol | Min. | Max. | Unit | |-----|-------------------------------------------------------------------------|--------------------------------|------|------|------| | SI1 | Rising edge slew rate for any signal on the ATA interface <sup>1</sup> | S <sub>rise</sub> <sup>1</sup> | _ | 1.25 | V/ns | | SI2 | Falling edge slew rate for any signal on the ATA interface <sup>1</sup> | S <sub>fall</sub> <sup>1</sup> | _ | 1.25 | V/ns | | SI3 | Host interface signal capacitance at the host connector | C <sub>host</sub> | _ | 20 | pF | Table 67. AC Characteristics of All Interface Signals ATA Interface Signals Figure 74. ATA Interface Signals Timing Diagram # 4.9.17.2 ATA Electrical Specifications (ATA Bus, Bus Buffers) This section discusses ATA parameters. For a detailed description, refer to the ATA-6 specification. Level shifters are required for 3.3-V or 5.0-V compatibility on the ATA interface. The use of bus buffers introduces delays on the bus and introduces skew between signal lines. These factors make it difficult to operate the bus at the highest speed (UDMA-5) when bus buffers are used. Use of bus buffers is not recommended if fast UDMA mode is required. The ATA specification imposes a slew rate limit on the ATA bus. According to this limit, any signal driven on the bus should have a slew rate between 0.4 and 1.2 V/ns with a 40 pF load. Few vendors of bus buffers specify the slew rate of the outgoing signals. When bus buffers are used the ata\_data bus buffer is bidirectional, and uses the direction control signal ata\_buffer\_en. When ata\_buffer\_en is asserted, the bus should drive from host to device. When SRISE and SFALL meet this requirement when measured at the sender's connector from 10-90% of full signal amplitude with all capacitive loads from 15 pF through 40 pF, where all signals have the same capacitive load value. ata\_buffer\_en is negated, the bus drives from device to host. Steering of the signal is such that contention on the host and device tri-state buses is always avoided. # 4.9.17.3 Timing Parameters Table 68 shows the parameters used in the timing equations. These parameters depend on the implementation of the ATA interface on silicon, the bus buffer used, the cable delay, and the cable skew. **Table 68. ATA Timing Parameters** | Name | Description | Value/<br>Contributing Factor <sup>1</sup> | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | T | Bus clock period (ipg_clk_ata) | Peripheral clock frequency | | ti_ds | Set-up time ata_data to ata_iordy edge (UDMA-in only) UDMA0 UDMA1 UDMA2, UDMA3 UDMA4 UDMA5 | 15 ns<br>10 ns<br>7 ns<br>5 ns<br>4 ns | | ti_dh | Hold time <b>ata_iordy</b> edge to <b>ata_data</b> (UDMA-in only) UDMA0, UDMA1, UDMA2, UDMA3, UDMA4 UDMA5 | 5.0 ns<br>4.6 ns | | tco | Propagation delay bus clock L-to-H to ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack, ata_data, ata_buffer_en | 12.0 ns | | tsu | Set-up time ata_data to bus clock L-to-H | 8.5 ns | | tsui | Set-up time ata_iordy to bus clock H-to-L | 8.5 ns | | thi | Hold time <b>ata_iordy</b> to bus clock H to L | 2.5 ns | | tskew1 | Maximum difference in propagation delay bus clock L-to-H to any of following signals ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack, ata_data (write), ata_buffer_en | 7 ns | | tskew2 | Maximum difference in buffer propagation delay for any of following signals ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack, ata_data (write), ata_buffer_en | Transceiver | | tskew3 | Maximum difference in buffer propagation delay for any of following signals ata_iordy, ata_data (read) | Transceiver | | tbuf | Maximum buffer propagation delay | Transceiver | | tcable1 | Cable propagation delay for ata_data | Cable | | tcable2 | Cable propagation delay for control signals ata_dior, ata_diow, ata_iordy, ata_dmack | Cable | | tskew4 | Maximum difference in cable propagation delay between ata_iordy and ata_data (read) | Cable | | tskew5 | Maximum difference in cable propagation delay between (ata_dior, ata_diow, ata_dmack) and ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_data(write) | Cable | | tskew6 | Maximum difference in cable propagation delay without accounting for ground bounce | Cable | <sup>&</sup>lt;sup>1</sup> Values provided where applicable. # 4.9.17.4 PIO Mode Timing Figure 75 shows timing for PIO read, and Table 69 lists the timing parameters for PIO read. Figure 75. PIO Read Timing Diagram **Table 69. PIO Read Timing Parameters** | ATA<br>Parameter | Parameter from Figure 75 | Value | Controlling<br>Variable | |------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | t1 | t1 | t1 (min.) = time_1 × T - (tskew1 + tskew2 + tskew5) | time_1 | | t2 | t2r | t2 min.) = time_2r × T - (tskew1 + tskew2 + tskew5) | time_2r | | t9 | t9 | t9 (min.) = time_9 × T - (tskew1 + tskew2 + tskew6) | time_3 | | t5 | t5 | t5 (min.) = tco + tsu + tbuf + tbuf + tcable1 + tcable2 | If not met, increase time_2 | | t6 | t6 | 0 | _ | | tA | tA | $tA (min.) = (1.5 + time_ax) \times T - (tco + tsui + tcable2 + tcable2 + 2 \times tbuf)$ | time_ax | | trd | trd1 | $trd1 \ (max.) = (-trd) + (tskew3 + tskew4) \\ trd1 \ (min.) = (time\_pio\_rdx - 0.5) \times T - (tsu + thi) \\ (time\_pio\_rdx - 0.5) \times T > tsu + thi + tskew3 + tskew4$ | time_pio_rdx | | tO | _ | t0 (min.) = (time_1 + time_2 + time_9) × T | time_1, time_2r, time_9 | Figure 76 shows timing for PIO write, and Table 70 lists the timing parameters for PIO write. Figure 76. PIO Write Timing Diagram **Table 70. PIO Write Timing Parameters** | ATA<br>Parameter | Parameter from Figure 76 | Value | Controlling<br>Variable | |------------------|--------------------------|-----------------------------------------------------------------------------|------------------------------| | t1 | t1 | t1 (min.) = time_1 × T - (tskew1 + tskew2 + tskew5) | time_1 | | t2 | t2w | t2 (min.) = time_2w $\times$ T – (tskew1 + tskew2 + tskew5) | time_2w | | t9 | t9 | t9 (min.) = time_9 × T - (tskew1 + tskew2 + tskew6) | time_9 | | t3 | _ | t3 (min.) = (time_2w - time_on) × T - (tskew1 + tskew2 +tskew5) | If not met, increase time_2w | | t4 | t4 | t4 (min.) = time_4 × T - tskew1 | time_4 | | tA | tA | $tA = (1.5 + time_ax) \times T - (tco + tsui + tcable2 + tcable2 + 2*tbuf)$ | time_ax | | tO | _ | t0(min.) = (time_1 + time_2 + time_9) × T | time_1, time_2r,<br>time_9 | | _ | _ | Avoid bus contention when switching buffer on by making ton long enough. | _ | | _ | _ | Avoid bus contention when switching buffer off by making toff long enough. | _ | Figure 77 shows timing for MDMA read, and Figure 78 shows timing for MDMA write. Table 71 lists the timing parameters for MDMA read and write. Figure 77. MDMA Read Timing Diagram Figure 78. MDMA Write Timing Diagram **Table 71. MDMA Read and Write Timing Parameters** | ATA<br>Parameter | Parameter<br>from<br>Figure 77,<br>Figure 78 | Value | Controlling<br>Variable | |------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------| | tm, ti | tm | tm (min.) = ti (min.) = time_m × T - (tskew1 + tskew2 + tskew5) | time_m | | td | td, td1 | $td1.(min.) = td (min.) = time_d \times T - (tskew1 + tskew2 + tskew6)$ | time_d | | tk | tk | $tk.(min.) = time_k \times T - (tskew1 + tskew2 + tskew6)$ | time_k | | tO | _ | t0 (min.) = (time_d + time_k) × T | time_d, time_k | | tg(read) | tgr | tgr (min. – read) = tco + tsu + tbuf + tbuf + tcable1 + tcable2<br>tgr.(min. – drive) = td – te(drive) | time_d | | tf(read) | tfr | tfr (min. – drive) = 0 | _ | | tg(write) | _ | tg (min. – write) = time_d × T – (tskew1 + tskew2 + tskew5) | time_d | | tf(write) | _ | tf (min. – write) = time_k $\times$ T – (tskew1 + tskew2 + tskew6) | time_k | | tL | _ | $tL (max.) = (time_d + time_k-2) \times T - (tsu + tco + 2 \times tbuf + 2 \times tcable2)$ | time_d, time_k | ### i.MX35 Applications Processors for Automotive Products, Rev. 10 Table 71. MDMA Read and Write Timing Parameters (continued) | ATA<br>Parameter | Parameter<br>from<br>Figure 77,<br>Figure 78 | Value | Controlling<br>Variable | |------------------|----------------------------------------------|---------------------------------------------------------------------------------|-------------------------| | tn, tj | tkjn | $tn = tj = tkjn = (max.(time_k, time_jn) \times T - (tskew1 + tskew2 + tskew6)$ | time_jn | | _ | ton<br>toff | ton = time_on $\times$ T - tskew1<br>toff = time_off $\times$ T - tskew1 | _ | # 4.9.17.5 UDMA-In Timing Figure 79 shows timing when the UDMA-in transfer starts, Figure 80 shows timing when the UDMA-in host terminates transfer, Figure 81 shows timing when the UDMA-in device terminates transfer, and Table 72 lists the timing parameters for the UDMA-in burst. Figure 79. UDMA-In Transfer Starts Timing Diagram Figure 80. UDMA-In Host Terminates Transfer Timing Diagram i.MX35 Applications Processors for Automotive Products, Rev. 10 Figure 81. UDMA-In Device Terminates Transfer Timing Diagram **Table 72. UDMA-In Burst Timing Parameters** | ATA<br>Parameter | Parameters<br>from<br>Figure 79,<br>Figure 80,<br>Figure 81 | Description | Controlling Variable | | |------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------|--| | tack | tack | tack (min.) = (time_ack × T) - (tskew1 + tskew2) | time_ack | | | tenv | tenv | tenv (min.) = (time_env $\times$ T) - (tskew1 + tskew2)<br>tenv (max.) = (time_env $\times$ T) + (tskew1 + tskew2) | time_env | | | tds | tds1 | tds - (tskew3) - ti_ds > 0 | tskew3, ti_ds, ti_dh | | | tdh | tdh1 | tdh - (tskew3) - ti_dh > 0 | should be low enough | | | tcyc | tc1 | (tcyc – tskew > T | T big enough | | | trp | trp | trp (min.) = time_rp × T - (tskew1 + tskew2 + tskew6) | time_rp | | | _ | tx1 <sup>1</sup> | $(time\_rp \times T) - (tco + tsu + 3T + 2 \times tbuf + 2 \times tcable2) > trfs (drive)$ | time_rp | | | tmli | tmli1 | tmli1 (min.) = (time_mlix + 0.4) × T | time_mlix | | | tzah | tzah | tzah (min.) = (time_zah + 0.4) × T | time_zah | | | tdzfs | tdzfs | $tdzfs = (time_dzfs \times T) - (tskew1 + tskew2)$ | time_dzfs | | | tcvh | tcvh | $tcvh = (time\_cvh \times T) - (tskew1 + tskew2)$ | time_cvh | | | _ | ton<br>toff | $ \begin{aligned} &ton = time\_on \times T - tskew1 \\ &toff = time\_off \times T - tskew1 \end{aligned} $ | _ | | <sup>&</sup>lt;sup>1</sup> There is a special timing requirement in the ATA host that requires the internal DIOW to go high three clocks after the last active edge on the DSTROBE signal. The equation given on this line tries to capture this constraint. <sup>2.</sup> Make ton and toff large enough to avoid bus contention. # 4.9.17.6 UDMA-Out Timing Figure 82 shows timing when the UDMA-out transfer starts, Figure 83 shows timing when the UDMA-out host terminates transfer, Figure 84 shows timing when the UDMA-out device terminates transfer, and Table 73 lists the timing parameters for the UDMA-out burst. Figure 82. UDMA-Out Transfer Starts Timing Diagram Figure 83. UDMA-Out Host Terminates Transfer Timing Diagram Figure 84. UDMA-Out Device Terminates Transfer Timing Diagram **Table 73. UDMA-Out Burst Timing Parameters** | ATA<br>Parameter | Parameter<br>from<br>Figure 82,<br>Figure 83,<br>Figure 84 | Value | Controlling<br>Variable | |------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------| | tack | tack | tack (min.) = $(time\_ack \times T) - (tskew1 + tskew2)$ | time_ack | | tenv | tenv | tenv (min.) = (time_env × T) - (tskew1 + tskew2)<br>tenv (max.) = (time_env × T) + (tskew1 + tskew2) | time_env | | tdvs | tdvs | $tdvs = (time_dvs \times T) - (tskew1 + tskew2)$ | time_dvs | | tdvh | tdvh | $tdvs = (time_dvh \times T) - (tskew1 + tskew2)$ | time_dvh | | tcyc | tcyc | $tcyc = time\_cyc \times T - (tskew1 + tskew2)$ | time_cyc | | t2cyc | _ | $t2cyc = time_cyc \times 2 \times T$ | time_cyc | | trfs1 | trfs | $trfs = 1.6 \times T + tsui + tco + tbuf + tbuf$ | _ | | _ | tdzfs | $tdzfs = time\_dzfs \times T - (tskew1)$ | time_dzfs | | tss | tss | tss = time_ss × T - (tskew1 + tskew2) | time_ss | | tmli | tdzfs_mli | tdzfs_mli = max. (time_dzfs, time_mli) × T - (tskew1 + tskew2) | _ | | tli | tli1 | tli1 > 0 | _ | | tli | tli2 | tli2 > 0 | _ | | tli | tli3 | tli3 > 0 | _ | | tcvh | tcvh | $tcvh = (time\_cvh \times T) - (tskew1 + tskew2)$ | time_cvh | | _ | ton<br>toff | $ton = time\_on \times T - tskew1$ $toff = time\_off \times T - tskew1$ | | # 4.9.18 Parallel Interface (ULPI) Timing Electrical and timing specifications of the parallel interface are presented in the subsequent sections. Table 74. Signal Definitions—Parallel Interface | Name | Direction | Signal Description | |---------------|-----------|----------------------------------------------------------------------------------------------------| | USB_Clk | In | Interface clock. All interface signals are synchronous to the clock. | | USB_Data[7:0] | I/O | Bidirectional data bus, driven low by the link during idle. Bus ownership is determined by Dir. | | USB_Dir | In | Direction. Control the direction of the data bus. | | USB_Stp | Out | Stop. The link asserts this signal for 1 clock cycle to stop the data stream currently on the bus. | | USB_Nxt | In | Next. The PHY asserts this signal to throttle the data. | Figure 85. USB Transmit/Receive Waveform in Parallel Mode Table 75. USB Timing Specification in VP\_VM Unidirectional Mode | ID | Parameter | Min. | Max. | Unit | Conditions /<br>Reference Signal | |------|------------|------|------|------|----------------------------------| | US15 | USB_TXOE_B | _ | 6.0 | ns | 10 pF | | US16 | USB_DAT_VP | _ | 0.0 | ns | 10 pF | | US17 | USB_SE0_VM | _ | 9.0 | ns | 10 pF | # 4.9.19 PWM Electrical Specifications This section describes the electrical information of the PWM. The PWM can be programmed to select one of three clock signals as its source frequency. The selected clock signal is passed through a prescaler before being input to the counter. The output is available at the pulse-width modulator output (PWMO) external pin. The modulated signal of the module is observed at this pin. It can be viewed as a clock signal whose period and duty cycle can be varied with different settings of the PWM. The smallest period is two ipg\_clk periods with duty cycle of 50 percent. # 4.9.20 SJC Electrical Specifications This section details the electrical characteristics for the SJC module. Figure 86 depicts the SJC test clock input timing. Figure 87 depicts the SJC boundary scan timing, Figure 88 depicts the SJC test access port, Figure 89 depicts the SJC TRST timing, and Table 76 lists the SJC timing parameters. Figure 86. Test Clock Input Timing Diagram Figure 87. Boundary Scan (JTAG) Timing Diagram Figure 88. Test Access Port Timing Diagram Figure 89. TRST Timing Diagram **Table 76. SJC Timing Parameters** | ID | Parameter | All Freq | Unit | | |------|---------------------------------------------------------------|------------------|------|-------| | | Farameter | Min. | Max. | Offic | | SJ1 | TCK cycle time | 100 <sup>1</sup> | _ | ns | | SJ2 | TCK clock pulse width measured at V <sub>M</sub> <sup>2</sup> | 40 | _ | ns | | SJ3 | TCK rise and fall times | _ | 3 | ns | | SJ4 | Boundary scan input data set-up time | 10 | _ | ns | | SJ5 | Boundary scan input data hold time | 50 | _ | ns | | SJ6 | TCK low to output data valid | _ | 50 | ns | | SJ7 | TCK low to output high impedance | _ | 50 | ns | | SJ8 | TMS, TDI data set-up time | 10 | _ | ns | | SJ9 | TMS, TDI data hold time | 50 | _ | ns | | SJ10 | TCK low to TDO data valid | _ | 44 | ns | **Table 76. SJC Timing Parameters (continued)** | ID | Parameter | All Freq | Unit | | |------|-------------------------------|----------|------|------| | | - draineter | Min. | Max. | Omit | | SJ11 | TCK low to TDO high impedance | _ | 44 | ns | | SJ12 | TRST assert time | 100 | _ | ns | | SJ13 | TRST set-up time to TCK low | 40 | _ | ns | On cases where SDMA TAP is put in the chain, the max. TCK frequency is limited by max. ratio of 1:8 of SDMA core frequency to TCK limitation. This implies max. frequency of 8.25 MHz (or 121.2 ns) for 66 MHz IPG clock. # 4.9.21 SPDIF Timing SPDIF data is sent using bi-phase marking code. When encoding, the SPDIF data signal is modulated by a clock that is twice the bit rate of the data signal. Figure 90 shows SPDIF timing parameters, including the timing of the modulating Rx clock (SRCK) for SPDIF in Rx mode and the timing of the modulating Tx clock (STCLK). for SPDIF in Tx mode. **Table 77. SPDIF Timing Parameters** | Parameters | Cymbol | Timing Parar | neter Range | Units | | |------------------------------------------------------------------------------------|-------------|--------------|---------------------|--------|--| | Farameters | Symbol | Min. | Max. | Office | | | SPDIFIN Skew: asynchronous inputs, no specs apply | _ | _ | 0.7 | ns | | | SPDIFOUT output (Load = 50 pf) • Skew • Transition rising • Transition falling | _<br>_<br>_ | _<br>_<br>_ | 1.5<br>24.2<br>31.3 | ns | | | SPDIFOUT1 output (Load = 30 pf) • Skew • Transition rising • Transition falling | _<br>_<br>_ | _<br>_<br>_ | 1.5<br>13.6<br>18.0 | ns | | | Modulating Rx clock (SRCK) period | srckp | 40.0 | _ | ns | | | SRCK high period | srckph | 16.0 | _ | ns | | | SRCK low period | srckpl | 16.0 | _ | ns | | | Modulating Tx clock (STCLK) period | stclkp | 40.0 | _ | ns | | | STCLK high period | stclkph | 16.0 | _ | ns | | | STCLK low period | stclkpl | 16.0 | _ | ns | | <sup>&</sup>lt;sup>2</sup> V<sub>M</sub> = mid point voltage Figure 90. SRCK Timing Figure 91. STCLK Timing ## 4.9.22 SSI Electrical Specifications This section describes electrical characteristics of the SSI. ## **NOTE** - All of the timing for the SSI is given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - All timing is on AUDMUX signals when SSI is being used for data transfer. - "Tx" and "Rx" refer to the transmit and receive sections of the SSI, respectively. - For internal frame sync operations using the external clock, the FS timing will be the same as that of Tx Data (for example, during AC97 mode of operation). ## 4.9.22.1 SSI Transmitter Timing with Internal Clock Figure 92 depicts the SSI transmitter timing with internal clock, and Table 78 lists the timing parameters. Note: SRXD Input in Synchronous mode only Note: SRXD Input in Synchronous mode only Figure 92. SSI Transmitter with Internal Clock Timing Diagram **Table 78. SSI Transmitter with Internal Clock Timing Parameters** | ID | Parameter | Min. | Max. | Unit | | |------|------------------------------------------------|------|------|------|--| | | Internal Clock Operation | • | | | | | SS1 | (Tx/Rx) CK clock period | 81.4 | _ | ns | | | SS2 | (Tx/Rx) CK clock high period | 36.0 | _ | ns | | | SS3 | (Tx/Rx) CK clock rise time | _ | 6 | ns | | | SS4 | (Tx/Rx) CK clock low period | 36.0 | _ | ns | | | SS5 | (Tx/Rx) CK clock fall time | _ | 6 | ns | | | SS6 | (Tx) CK high to FS (bl) high | _ | 15.0 | ns | | | SS8 | (Tx) CK high to FS (bl) low | _ | 15.0 | ns | | | SS10 | (Tx) CK high to FS (wl) high | _ | 15.0 | ns | | | SS12 | (Tx) CK high to FS (wl) low | _ | 15.0 | ns | | | SS14 | (Tx/Rx) Internal FS rise time | _ | 6 | ns | | | SS15 | (Tx/Rx) Internal FS fall time | _ | 6 | ns | | | SS16 | (Tx) CK high to STXD valid from high impedance | _ | 15.0 | ns | | | SS17 | (Tx) CK high to STXD high/low | _ | 15.0 | ns | | | SS18 | (Tx) CK high to STXD high impedance | _ | 15.0 | ns | | | SS19 | STXD rise/fall time | _ | 6 | ns | | | | Synchronous Internal Clock Operation | | | | | | SS42 | SRXD setup before (Tx) CK falling | 10.0 | _ | ns | | | SS43 | SRXD hold after (Tx) CK falling | 0 | _ | ns | | | SS52 | Loading | _ | 25 | pF | | ## 4.9.22.2 SSI Receiver Timing with Internal Clock Figure 93 depicts the SSI receiver timing with internal clock. Table 79 lists the timing parameters shown in Figure 93. Figure 93. SSI Receiver with Internal Clock Timing Diagram **Table 79. SSI Receiver with Internal Clock Timing Parameters** | ID | Parameter | Min. | Max. | Unit | | | |------|------------------------------------|-------|------|------|--|--| | | Internal Clock Operation | | | | | | | SS1 | (Tx/Rx) CK clock period | 81.4 | _ | ns | | | | SS2 | (Tx/Rx) CK clock high period | 36.0 | _ | ns | | | | SS3 | (Tx/Rx) CK clock rise time | | 6 | ns | | | | SS4 | (Tx/Rx) CK clock low period | 36.0 | _ | ns | | | | SS5 | (Tx/Rx) CK clock fall time | | 6 | ns | | | | SS7 | (Rx) CK high to FS (bl) high | | 15.0 | ns | | | | SS9 | (Rx) CK high to FS (bl) low | _ | 15.0 | ns | | | | SS11 | (Rx) CK high to FS (wl) high | | 15.0 | ns | | | | SS13 | (Rx) CK high to FS (wl) low | _ | 15.0 | ns | | | | SS20 | SRXD setup time before (Rx) CK low | 10.0 | _ | ns | | | | SS21 | SRXD hold time after (Rx) CK low | 0 | _ | ns | | | | | Oversampling Clock Operation | | | | | | | SS47 | Oversampling clock period | 15.04 | _ | ns | | | | SS48 | Oversampling clock high period | 6 | _ | ns | | | | SS49 | Oversampling clock rise time | _ | 3 | ns | | | | SS50 | Oversampling clock low period | 6 | _ | ns | | | | SS51 | Oversampling clock fall time | _ | 3 | ns | | | ## 4.9.22.3 SSI Transmitter Timing with External Clock Figure 94 depicts the SSI transmitter timing with external clock, and Table 80 lists the timing parameters. Figure 94. SSI Transmitter with External Clock Timing Diagram **Table 80. SSI Transmitter with External Clock Timing Parameters** | ID | Parameter | Min. | Max. | Unit | | | |------|------------------------------------------------|-------|------|------|--|--| | | External Clock Operation | | | | | | | SS22 | (Tx/Rx) CK clock period | 81.4 | _ | ns | | | | SS23 | (Tx/Rx) CK clock high period | 36.0 | _ | ns | | | | SS24 | (Tx/Rx) CK clock rise time | _ | 6.0 | ns | | | | SS25 | (Tx/Rx) CK clock low period | 36.0 | _ | ns | | | | SS26 | (Tx/Rx) CK clock fall time | _ | 6.0 | ns | | | | SS27 | (Tx) CK high to FS (bl) high | -10.0 | 15.0 | ns | | | | SS29 | (Tx) CK high to FS (bl) low | 10.0 | _ | ns | | | | SS31 | (Tx) CK high to FS (wl) high | -10.0 | 15.0 | ns | | | | SS33 | (Tx) CK high to FS (wl) low | 10.0 | _ | ns | | | | SS37 | (Tx) CK high to STXD valid from high impedance | _ | 15.0 | ns | | | | SS38 | (Tx) CK high to STXD high/low | _ | 15.0 | ns | | | | SS39 | (Tx) CK high to STXD high impedance | _ | 15.0 | ns | | | | | Synchronous External Clock Operation | | | | | | | SS44 | SRXD setup before (Tx) CK falling | 10.0 | _ | ns | | | | SS45 | SRXD hold after (Tx) CK falling | 2.0 | _ | ns | | | | SS46 | SRXD rise/fall time | _ | 6.0 | ns | | | ## 4.9.22.4 SSI Receiver Timing with External Clock Figure 95 depicts the SSI receiver timing with external clock, and Table 81 lists the timing parameters. Figure 95. SSI Receiver with External Clock Timing Diagram **Table 81. SSI Receiver with External Clock Timing Parameters** | ID | Parameter | | Max. | Unit | |------|------------------------------|------|------|------| | | External Clock Operation | | | | | SS22 | (Tx/Rx) CK clock period | 81.4 | _ | ns | | SS23 | (Tx/Rx) CK clock high period | 36.0 | _ | ns | | SS24 | (Tx/Rx) CK clock rise time | _ | 6.0 | ns | i.MX35 Applications Processors for Automotive Products, Rev. 10 | Table 81, SSI Re | ceiver with Externa | I Clock Timing F | Parameters ( | (continued) | |------------------|-----------------------|---------------------|--------------|----------------------------| | Table Ut. 331 He | CCIVCI WILII EXLCIIIA | I CIUCK I IIIIIII I | aiaiiicicis | (COIILIIIU <del>C</del> U) | | ID | Parameter | Min. | Max. | Unit | |------|------------------------------------|-------|------|------| | SS25 | (Tx/Rx) CK clock low period | 36.0 | _ | ns | | SS26 | (Tx/Rx) CK clock fall time | _ | 6.0 | ns | | SS28 | (Rx) CK high to FS (bl) high | -10.0 | 15.0 | ns | | SS30 | (Rx) CK high to FS (bl) low | 10.0 | _ | ns | | SS32 | (Rx) CK high to FS (wl) high | -10.0 | 15.0 | ns | | SS34 | (Rx) CK high to FS (wl) low | 10.0 | _ | ns | | SS35 | (Tx/Rx) External FS rise time | _ | 6.0 | ns | | SS36 | (Tx/Rx) External FS fall time | _ | 6.0 | ns | | SS40 | SRXD setup time before (Rx) CK low | 10.0 | _ | ns | | SS41 | SRXD hold time after (Rx) CK low | 2.0 | _ | ns | # 4.9.23 UART Electrical This section describes the electrical information of the UART module. # 4.9.23.1 UART RS-232 Serial Mode Timing The following subsections give the UART transmit and receive timings in RS-232 serial mode. ## 4.9.23.1.11 UART Transmitter Figure 96 depicts the transmit timing of UART in RS-232 serial mode, with 8 data bit/1 stop bit format. Table 82 lists the UART RS-232 serial mode transmit timing characteristics. Figure 96. UART RS-232 Serial Mode Transmit Timing Diagram Table 82. RS-232 Serial Mode Transmit Timing Parameters | ID | Parameter | Symbol | Min. | Max. | Units | |-----|-------------------|-------------------|--------------------------------------------------------|----------------------------------------------------|-------| | UA1 | Transmit Bit Time | t <sub>Tbit</sub> | 1/F <sub>baud_rate</sub> 1 –<br>T <sub>ref_clk</sub> 2 | 1/F <sub>baud_rate</sub> +<br>T <sub>ref_clk</sub> | | <sup>&</sup>lt;sup>1</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16. ## 4.9.23.1.12 UART Receiver Figure 97 depicts the RS-232 serial mode receive timing, with 8 data bit/1 stop bit format. Table 83 lists serial mode receive timing characteristics. Figure 97. UART RS-232 Serial Mode Receive Timing Diagram Table 83. RS-232 Serial Mode Receive Timing Parameters | ID | Parameter | Symbol | Min. | Max. | Units | |-----|-------------------------------|-------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------|-------| | UA2 | Receive Bit Time <sup>1</sup> | t <sub>Rbit</sub> | 1/F <sub>baud_rate</sub> <sup>2</sup> –<br>1/(16 × F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> +<br>1/(16 × F <sub>baud_rate</sub> ) | _ | The UART receiver can tolerate $1/(16 \times F_{baud\_rate})$ tolerance in each bit. But accumulation tolerance in one frame must not exceed $3/(16 \times F_{baud\_rate})$ . # 4.9.23.2 UART IrDA Mode Timing The following subsections give the UART transmit and receive timings in IrDA mode. ### 4.9.23.2.13 UART IrDA Mode Transmitter Figure 98 depicts the UART IrDA mode transmit timing, with 8 data bit/1 stop bit format. Table 84 lists the transmit timing characteristics. Figure 98. UART IrDA Mode Transmit Timing Diagram i.MX35 Applications Processors for Automotive Products, Rev. 10 <sup>&</sup>lt;sup>2</sup> T<sub>ref clk</sub>: The period of UART reference clock *ref\_clk* (*ipg\_perclk* after RFDIV divider). <sup>&</sup>lt;sup>2</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency) ÷ 16. | Table 84. IrDA Mode Transmit Timing Parameters | Table 84. | IrDA Mode | <b>Transmit</b> | Timing | <b>Parameters</b> | |------------------------------------------------|-----------|-----------|-----------------|--------|-------------------| |------------------------------------------------|-----------|-----------|-----------------|--------|-------------------| | ID | Parameter | Symbol | Min. | Max. | Units | |-----|--------------------------------|-----------------------|----------------------------------------------------------------|---------------------------------------------------|-------| | UA3 | Transmit bit time in IrDA mode | t <sub>TIRbit</sub> | 1/F <sub>baud_rate</sub> 1 –<br>T <sub>ref_clk</sub> 2 | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> | _ | | UA4 | Transmit IR pulse duration | t <sub>TIRpulse</sub> | (3/16) × (1/F <sub>baud_rate</sub> )<br>- T <sub>ref_clk</sub> | $(3/16) \times (1/F_{baud\_rate}) + T_{ref\_clk}$ | _ | $<sup>^{1}</sup>$ F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (ipg\_perclk frequency)/16. ### 4.9.23.2.14 UART IrDA Mode Receiver Figure 99 depicts the UART IrDA mode receive timing, with 8 data bit/1 stop bit format. Table 85 lists the receive timing characteristics. Figure 99. UART IrDA Mode Receive Timing Diagram **Table 85. IrDA Mode Receive Timing Parameters** | ID | Parameter | Symbol | Min. | Max. | Units | |-----|--------------------------------------------|-----------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------|-------| | UA5 | Receive bit time <sup>1</sup> in IrDA mode | t <sub>RIRbit</sub> | 1/F <sub>baud_rate</sub> <sup>2</sup> –<br>1/(16 × F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> +<br>1/(16 × F <sub>baud_rate</sub> ) | _ | | UA6 | Receive IR pulse duration | t <sub>RIRpulse</sub> | 1.41 us | (5/16) × (1/F <sub>baud_rate</sub> ) | _ | The UART receiver can tolerate $1/(16 \times F_{baud\_rate})$ tolerance in each bit. But accumulation tolerance in one frame must not exceed $3/(16 \times F_{baud\_rate})$ . # 4.9.24 USB Electrical Specifications In order to support four different serial interfaces, the USB serial transceiver can be configured to operate in one of four modes: - DAT SE0 bidirectional, 3-wire mode - DAT\_SE0 unidirectional, 6-wire mode - VP\_VM bidirectional, 4-wire mode - VP\_VM unidirectional, 6-wire mode <sup>&</sup>lt;sup>2</sup> T<sub>ref\_clk</sub>: The period of UART reference clock *ref\_clk* (*ipg\_perclk* after RFDIV divider). <sup>&</sup>lt;sup>2</sup> F<sub>baud\_rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency) ÷ 16. ## 4.9.24.1 DAT\_SE0 Bidirectional Mode Table 86 defines the signals for DAT\_SE0 bidirectional mode. Figure 100 and Figure 101 show the transmit and receive waveforms respectively. | Name | Direction | Signal Description | |------------|-----------|-----------------------------------------------------------------------------| | USB_TXOE_B | Out | Transmit enable, active low | | USB_DAT_VP | Out<br>In | Tx data when USB_TXOE_B is low Differential Rx data when USB_TXOE_B is high | | USB_SE0_VM | Out<br>In | SE0 drive when USB_TXOE_B is low SE0 Rx indicator when USB_TXOE_B is high | Figure 100. USB Transmit Waveform in DAT\_SE0 Bidirectional Mode Figure 101. USB Receive Waveform in DAT\_SE0 Bidirectional Mode Table 87 describes the port timing specification in DAT\_SE0 bidirectional mode. Table 87. Port Timing Specification in DAT\_SE0 Bidirectional Mode | No. | Parameter | Signal Name | Direction | Min. | Max. | Unit | Conditions/Reference Signal | |-----|-------------------|-------------|-----------|------|------|------|-----------------------------| | US1 | Tx rise/fall time | USB_DAT_VP | Out | _ | 5.0 | ns | 50 pF | | US2 | Tx rise/fall time | USB_SE0_VM | Out | _ | 5.0 | ns | 50 pF | | US3 | Tx rise/fall time | USB_TXOE_B | Out | _ | 5.0 | ns | 50 pF | | US4 | Tx duty cycle | USB_DAT_VP | Out | 49.0 | 51.0 | % | _ | | US7 | Rx rise/fall time | USB_DAT_VP | ln | _ | 3.0 | ns | 35 pF | | US8 | Rx rise/fall time | USB_SE0_VM | In | _ | 3.0 | ns | 35 pF | ## 4.9.24.2 DAT\_SE0 Unidirectional Mode Table 88 defines the signals for DAT\_SE0 unidirectional mode. Figure 102 and Figure 103 show the transmit and receive waveforms respectively. Table 88. Signal Definitions—DAT\_SE0 Unidirectional Mode | Name | Direction | Signal Description | |------------|-----------|----------------------------------------------| | USB_TXOE_B | Out | Transmit enable, active low | | USB_DAT_VP | Out | Tx data when USB_TXOE_B is low | | USB_SE0_VM | Out | SE0 drive when USB_TXOE_B is low | | USB_VP1 | In | Buffered data on DP when USB_TXOE_B is high | | USB_VM1 | In | Buffered data on DM when USB_TXOE_B is high | | USB_RCV | ln | Differential Rx data when USB_TXOE_B is high | ### **Transmit** Figure 102. USB Transmit Waveform in DAT\_SE0 Unidirectional Mode Figure 103. USB Receive Waveform in DAT\_SE0 Unidirectional Mode Table 89 describes the port timing specification in DAT\_SE0 unidirectional mode. Table 89. USB Port Timing Specification in DAT\_SE0 Unidirectional Mode | No. | Parameter | Signal Name | Signal<br>Source | Min. | Max. | Unit | Condition/<br>Reference Signal | |------|-------------------|-------------|------------------|------|------|------|--------------------------------| | US9 | Tx rise/fall time | USB_DAT_VP | Out | _ | 5.0 | ns | 50 pF | | US10 | Tx rise/fall time | USB_SE0_VM | Out | _ | 5.0 | ns | 50 pF | | US11 | Tx rise/fall time | USB_TXOE_B | Out | _ | 5.0 | ns | 50 pF | | US12 | Tx duty cycle | USB_DAT_VP | Out | 49.0 | 51.0 | % | _ | | US15 | Rx rise/fall time | USB_VP1 | In | _ | 3.0 | ns | 35 pF | | US16 | Rx rise/fall time | USB_VM1 | In | _ | 3.0 | ns | 35 pF | | US17 | Rx rise/fall time | USB_RCV | ln | _ | 3.0 | ns | 35 pF | ## 4.9.24.3 VP\_VM Bidirectional Mode Table 90 defines the signals for VP\_VM bidirectional mode. Figure 104 and Figure 105 show the transmit and receive waveforms respectively. Table 90. Signal Definitions—VP\_VM Bidirectional Mode | Name | Direction | Signal Description | |------------|---------------------|----------------------------------------------------------------------| | USB_TXOE_B | Out | Transmit enable, active low | | USB_DAT_VP | Out (Tx)<br>In (Rx) | Tx VP data when USB_TXOE_B is low Rx VP data when USB_TXOE_B is high | | USB_SE0_VM | Out (Tx)<br>In (Rx) | Tx VM data when USB_TXOE_B low Rx VM data when USB_TXOE_B high | | USB_RCV | In | Differential Rx data | Figure 104. USB Transmit Waveform in VP\_VM Bidirectional Mode Figure 105. USB Receive Waveform in VP\_VM Bidirectional Mode Table 91 describes the port timing specification in VP\_VM bidirectional mode. Table 91. USB Port Timing Specification in VP\_VM Bidirectional Mode | No. | Parameter | Signal Name | Direction | Min. | Max. | Unit | Condition/<br>Reference Signal | |------|-------------------|-------------|-----------|------|------|------|--------------------------------| | US18 | Tx rise/fall time | USB_DAT_VP | Out | _ | 5.0 | ns | 50 pF | | US19 | Tx rise/fall time | USB_SE0_VM | Out | _ | 5.0 | ns | 50 pF | | US20 | Tx rise/fall time | USB_TXOE_B | Out | _ | 5.0 | ns | 50 pF | | US21 | Tx duty cycle | USB_DAT_VP | Out | 49.0 | 51.0 | % | _ | | US22 | Tx overlap | USB_SE0_VM | Out | -3.0 | +3.0 | ns | USB_DAT_VP | | US26 | Rx rise/fall time | USB_DAT_VP | In | _ | 3.0 | ns | 35 pF | | US27 | Rx rise/fall time | USB_SE0_VM | ln | _ | 3.0 | ns | 35 pF | i.MX35 Applications Processors for Automotive Products, Rev. 10 Table 91. USB Port Timing Specification in VP\_VM Bidirectional Mode (continued) | No. | Parameter | Signal Name | Direction | Min. | Max. | Unit | Condition/<br>Reference Signal | |------|-----------|-------------|-----------|------|------|------|--------------------------------| | US28 | Rx skew | USB_DAT_VP | In | -4.0 | +4.0 | ns | USB_SE0_VM | | US29 | Rx skew | USB_RCV | In | -6.0 | +2.0 | ns | USB_DAT_VP | ## 4.9.24.4 VP\_VM Unidirectional Mode Table 92 defines the signals for VP\_VM unidirectional mode. Figure 106 and Figure 107 show the transmit and receive waveforms respectively. Table 92. Signal Definitions—VP\_VM Unidirectional Mode | Name | Direction | Signal Description | |------------|-----------|------------------------------------| | USB_TXOE_B | Out | Transmit enable, active low | | USB_DAT_VP | Out | Tx VP data when USB_TXOE_B is low | | USB_SE0_VM | Out | Tx VM data when USB_TXOE_B is low | | USB_VP1 | In | Rx VP data when USB_TXOE_B is high | | USB_VM1 | In | Rx VM data when USB_TXOE_B is high | | USB_RCV | ln | Differential Rx data | Figure 106. USB Transmit Waveform in VP\_VM Unidirectional Mode ### Receive Figure 107. USB Receive Waveform in VP\_VM Unidirectional Mode Table 93 describes the port timing specification in VP\_VM unidirectional mode. Table 93. USB Timing Specification in VP\_VM Unidirectional Mode | No. | Parameter | Signal | Direction | Min. | Max. | Unit | Conditions/Reference Signal | |------|-------------------|------------|-----------|------|------|------|-----------------------------| | US30 | Tx rise/fall time | USB_DAT_VP | Out | | 5.0 | ns | 50 pF | | US31 | Tx rise/fall time | USB_SE0_VM | Out | _ | 5.0 | ns | 50 pF | | US32 | Tx rise/fall time | USB_TXOE_B | Out | _ | 5.0 | ns | 50 pF | | US33 | Tx duty cycle | USB_DAT_VP | Out | 49.0 | 51.0 | % | _ | | US34 | Tx overlap | USB_SE0_VM | Out | -3.0 | +3.0 | ns | USB_DAT_VP | | US38 | Rx rise/fall time | USB_VP1 | In | _ | 3.0 | ns | 35 pF | | US39 | Rx rise/fall time | USB_VM1 | In | | 3.0 | ns | 35 pF | | US40 | Rx skew | USB_VP1 | In | -4.0 | +4.0 | ns | USB_VM1 | | US41 | Rx skew | USB_RCV | In | -6.0 | +2.0 | ns | USB_VP1 | # 5 Package Information and Pinout This section includes the following: - Mechanical package drawing - Pin/contact assignment information # 5.1 MAPBGA Production Package 1568-01, $17 \times 17$ mm, 0.8 Pitch See Figure 108 for the package drawing and dimensions of the production package. - 1. ALL DIMENSIONS IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. 3.\ NOTES: MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. Figure 108. Production Package: Mechanical Drawing i.MX35 Applications Processors for Automotive Products, Rev. 10 # 5.2 MAPBGA Signal Assignments Table 94 and Table 95 list MAPBGA signals, alphabetized by signal name, for silicon revisions 2.0 and 2.1, respectively. Table 96 and Table 97 show the signal assignment on the i.MX35 ball map for silicon revisions 2.0 and 2.1, respectively. The ball map for silicon revision 2.1 is different than the ballmap for silicon revision 2.0. The layout for each revision is not compatible, so it is important that the correct ballmap be used to implement the layout. Table 94. Silicon Revision 2.0 Signal Ball Map Locations Signal ID | Signal ID | Ball Location | |--------------------------|---------------| | A0 | A5 | | A1 | D7 | | A10 | F15 | | A11 | D5 | | A12 | F6 | | A13 | B3 | | A14 | D14 | | A15 | D15 | | A16 | D13 | | A17 | D12 | | A18 | E11 | | A19 | D11 | | A2 | E7 | | A20 | D10 | | A21 | E10 | | A22 | D9 | | A23 | E9 | | A24 | D8 | | A25 | E8 | | A3 | C6 | | A4 | D6 | | A5 | B5 | | A6 | C5 | | A7 | A4 | | A8 | B4 | | A9 | A3 | | ATA_BUFF_EN <sup>1</sup> | T5 | | ATA_CS0 <sup>1</sup> | V7 | | ATA_CS1 <sup>1</sup> | T7 | | ATA_DA0 <sup>1</sup> | R4 | | ATA_DA1 <sup>1</sup> | V1 | | ATA_DA2 <sup>1</sup> | R5 | | ATA_DATA0 <sup>1</sup> | Y5 | | ATA_DATA1 <sup>1</sup> | W5 | | ATA_DATA10 <sup>1</sup> | V3 | | ATA_DATA11 <sup>1</sup> | Y2 | | ATA_DATA12 <sup>1</sup> | U3 | | Signal ID | Ball Location | |--------------------------|---------------| | ATA_DATA7 <sup>1</sup> | Y3 | | ATA_DATA8 <sup>1</sup> | U4 | | ATA_DATA9 <sup>1</sup> | W3 | | ATA_DIOR <sup>1</sup> | Y6 | | ATA_DIOW <sup>1</sup> | W6 | | ATA_DMACK <sup>1</sup> | V6 | | ATA_DMARQ <sup>1</sup> | T3 | | ATA_INTRQ <sup>1</sup> | V2 | | ATA_IORDY <sup>1</sup> | U6 | | ATA_RESET_B <sup>1</sup> | T6 | | BCLK | E14 | | BOOT_MODE0 | W10 | | BOOT_MODE1 | U9 | | CAPTURE | V12 | | CAS | E16 | | CLK_MODE0 | Y10 | | CLK_MODE1 | T10 | | CLKO | V10 | | COMPARE | T12 | | CONTRAST <sup>1</sup> | L16 | | CS0 | F17 | | CS1 | E19 | | CS2 | B20 | | CS3 | C19 | | CS4 | E18 | | CS5 | F19 | | CSI_D10 <sup>1</sup> | V16 | | CSI_D11 <sup>1</sup> | T15 | | CSI_D12 <sup>1</sup> | W16 | | CSI_D13 <sup>1</sup> | V15 | | CSI_D14 <sup>1</sup> | U14 | | CSI_D15 <sup>1</sup> | Y16 | | CSI_D8 <sup>1</sup> | U15 | | CSI_D9 <sup>1</sup> | W17 | | CSI_HSYNC <sup>1</sup> | V14 | | CSI_MCLK <sup>1</sup> | W15 | | CSI_PIXCLK <sup>1</sup> | Y15 | | <del></del> | | Ball Location i.MX35 Applications Processors for Automotive Products, Rev. 10 Table 94. Silicon Revision 2.0 Signal Ball Map Locations (continued) | Signal ID | Ball Location | |-------------------------|---------------| | ATA_DATA13 <sup>1</sup> | W2 | | ATA_DATA14 <sup>1</sup> | W1 | | ATA_DATA15 <sup>1</sup> | T4 | | ATA_DATA2 <sup>1</sup> | V5 | | ATA_DATA3 | U5 | | ATA_DATA4 | Y4 | | ATA_DATA5 | W4 | | ATA_DATA6 | V4 | | CTS2 | G5 | | D0 | A2 | | D1 | D4 | | D10 | D2 | | D11 | E6 | | D12 | E3 | | D13 | F5 | | D14 | D1 | | D15 | E2 | | D2 | B2 | | D3 | E5 | | D3_CLS <sup>1</sup> | L17 | | D3_DRDY <sup>1</sup> | L20 | | D3_FPSHIFT <sup>1</sup> | L15 | | D3_HSYNC <sup>1</sup> | L18 | | D3_REV <sup>1</sup> | M17 | | D3_SPL <sup>1</sup> | M18 | | D3_VSYNC <sup>1</sup> | M19 | | D3_V31NO | C3 | | D5 | B1 | | D6 | D3 | | D7 | C2 | | | C1 | | D8 | | | D9<br>DE B | E4 | | | W19 | | DQM0 | B19 | | DQM1 | D17 | | DQM2 | D16 | | DQM3 | C18 | | EB0 | F18 | | EB1 | F16 | | ECB | D19 | | EXT_ARMCLK | V8 | | EXTAL_AUDIO | W20 | | EXTAL24M | T20 | | FEC_COL | P3 | | FEC_CRS | N5 | | FEC_MDC | R1 | | Signal ID | Ball Location | |------------------------|---------------| | CSI_VSYNC <sup>1</sup> | T14 | | CSPI1_MISO | V9 | | CSPI1_MOSI | W9 | | CSPI1_SCLK | W8 | | CSPI1_SPI_RDY | T8 | | CSPI1_SS0 | Y8 | | CSPI1_SS1 | U8 | | CTS1 | R3 | | FEC_TDATA0 | P5 | | FEC_TDATA1 | M4 | | FEC_TDATA2 | M5 | | FEC_TDATA3 | L6 | | FEC_TX_CLK | P4 | | FEC_TX_EN | T1 | | FEC_TX_ERR | N4 | | FSR | K5 | | FST | J1 | | FUSE_VDD | P13 | | FUSE_VSS | M11 | | GPIO1_0 | T11 | | GPIO1_1 | Y11 | | GPIO2_0 | U11 | | GPIO3_0 | V11 | | HCKR | K2 | | HCKT | J5 | | I2C1_CLK | M20 | | I2C1_DAT | N17 | | I2C2_CLK | L3 | | I2C2_DAT | M1 | | LBA | D20 | | LD0 <sup>1</sup> | F20 | | LD1 <sup>1</sup> | G18 | | LD10 <sup>1</sup> | H20 | | LD11 <sup>1</sup> | J18 | | LD12 <sup>1</sup> | J16 | | LD13 <sup>1</sup> | J19 | | LD14 <sup>1</sup> | J17 | | LD15 <sup>1</sup> | J20 | | LD16 <sup>1</sup> | K14 | | LD17 <sup>1</sup> | K19 | | LD18 <sup>1</sup> | K18 | | LD19 <sup>1</sup> | K20 | | LD2 <sup>1</sup> | G17 | | LD20 <sup>1</sup> | K16 | | LD21 <sup>1</sup> | K17 | | LD22 <sup>1</sup> | K15 | | LUZZ | V15 | Table 94. Silicon Revision 2.0 Signal Ball Map Locations (continued) | Signal ID | Ball Location | |----------------------|---------------| | FEC_MDIO | P1 | | FEC_RDATA0 | P2 | | FEC_RDATA1 | N2 | | FEC_RDATA2 | M3 | | FEC_RDATA3 | N1 | | FEC_RX_CLK | R2 | | FEC_RX_DV | T2 | | FEC_RX_ERR | N3 | | MA10 | C4 | | MGND | N11 | | MLB_CLK | W13 | | MLB_DAT | Y13 | | MLB_SIG | W12 | | MVDD | P11 | | NF_CE0 | G3 | | NFALE | F2 | | NFCLE | E1 | | NFRB | F3 | | NFRE_B | F1 | | NFWE_B | G2 | | NFWP_B | F4 | | NGND_ATA | M9 | | NGND_ATA | P9 | | NGND_ATA | L10 | | NGND_CRM | L11 | | NGND_CSI | N10 | | NGND_EMI1 | H8 | | NGND_EMI1 | H10 | | NGND_EMI1 | J10 | | NGND_EMI2 | J11 | | NGND_EMI3 | J12 | | NGND_EMI3 | K12 | | NGND JTAG | M13 | | NGND_LCDC | K11 | | NGND_LCDC | L12 | | NGND_MISC | M7 | | NGND_MISC | K8 | | NGND_MLB | M10 | | NGND_NFC | K9 | | NGND_SDIO | N12 | | NVCC_ATA | N6 | | NVCC_ATA | P6 | | NVCC_ATA | P6 | | NVCC_ATA | P7 | | NVCC_ATA<br>NVCC_CRM | | | <u> </u> | R9 | | NVCC_CSI | R11 | | Signal ID | Ball Location | |-------------------|---------------| | LD23 <sup>1</sup> | L19 | | LD3 <sup>1</sup> | G16 | | LD4 <sup>1</sup> | G19 | | LD5 <sup>1</sup> | H16 | | LD6 <sup>1</sup> | H18 | | LD7 <sup>1</sup> | G20 | | LD8 <sup>1</sup> | H17 | | LD9 <sup>1</sup> | H19 | | NVCC_EMI2 | G12 | | NVCC_EMI2 | F13 | | NVCC_EMI2 | F14 | | NVCC_EMI3 | G14 | | NVCC_JTAG | P16 | | NVCC_LCDC | H14 | | NVCC_LCDC | J14 | | NVCC_LCDC | L14 | | NVCC_LCDC | M14 | | NVCC_MISC | K6 | | NVCC_MISC | K7 | | NVCC_MISC | L8 | | NVCC_MLB | R10 | | NVCC_NFC | G6 | | NVCC_NFC | H6 | | NVCC_NFC | H7 | | NVCC_SDIO | P14 | | OE | E20 | | OSC_AUDIO_VDD | V20 | | OSC_AUDIO_VSS | V20<br>U19 | | OSC24M_VDD | T19 | | OSC24M_VSS | T18 | | PGND | | | PHY1_VDDA | M12<br>M15 | | | | | PHY1_VDDA | N20 | | PHY1_VSSA | N16 | | PHY1_VSSA | P20 | | PHY2_VDD | R13 | | PHY2_VSS | P12 | | POR_B | W11 | | POWER_FAIL | Y9 | | PVDD | N13 | | RAS | E15 | | RESET_IN_B | U10 | | RTCK | U18 | | RTS1 | U1 | | RTS2 | G1 | | RW | C20 | Table 94. Silicon Revision 2.0 Signal Ball Map Locations (continued) | Signal ID | Ball Location | |--------------|---------------| | NVCC_EMI1 | G7 | | NVCC_EMI1 | G8 | | NVCC_EMI1 | G9 | | NVCC_EMI1 | H9 | | NVCC_EMI1 | F10 | | NVCC_EMI1 | G10 | | NVCC_EMI1 | F11 | | NVCC_EMI1 | G11 | | SD1_CLK | V18 | | SD1_CMD | Y19 | | SD1_DATA0 | R14 | | SD1_DATA1 | U16 | | SD1_DATA1 | W18 | | SD1_DATA3 | V17 | | | | | SD10 | A15 | | SD11 | B15 | | SD12 | C13 | | SD13 | B14 | | SD14 | A14 | | SD15 | B13 | | SD16 | C12 | | SD17 | C11 | | SD18 | A12 | | SD19 | B12 | | SD2 | B18 | | SD2_CLK | W14 | | SD2_CMD | U13 | | SD2_DATA0 | V13 | | SD2_DATA1 | T13 | | SD2_DATA2 | Y14 | | SD2_DATA3 | U12 | | SD20 | B11 | | SD21 | A11 | | SD22 | C10 | | SD23 | B10 | | SD24 | A9 | | SD25 | C9 | | SD25 | B9 | | SD27 | A8 | | SD27 | B8 | | SD28<br>SD29 | C8 | | | C16 | | SD3 | | | SD30 | A7 | | SD31 | B7 | | SD4 | A18 | | SD5 | C15 | | Signal ID | Ball Location | |-----------------|---------------| | RXD1 | U2 | | RXD2 | H3 | | SCK4 | L4 | | SCK5 | L5 | | SCKR | K3 | | SCKT | J4 | | | | | SD0 | C17 | | SD1 | A19 | | SDCLK | E12 | | SDCLK_B | E13 | | SDQS0 | B17 | | SDQS1 | A13 | | SDQS2 | A10 | | SDQS3 | C7 | | SDWE | G15 | | SJC_MOD | U17 | | SRXD4 | L1 | | SRXD5 | K4 | | STXD4 | M2 | | STXD5 | K1 | | STXFS4 | L2 | | STXFS5 | J6 | | TCK | R17 | | TDI | P15 | | TDO | R15 | | TEST_MODE | Y7 | | TMS | R16 | | TRSTB | T16 | | TTM PIN | M16 | | TX0 | G4 | | TX1 | H1 | | TX2_RX3 | H5 | | TX3_RX2 | J2 | | TX4_RX1 | H4 | | TX5_RX0 | J3 | | | | | TXD1 | R6 | | TXD2 | H2 | | USBOTG_OC | U7 | | USBOTG_PWR | W7 | | USBPHY1_DM | N19 | | USBPHY1_DP | P19 | | USBPHY1_RREF | R19 | | USBPHY1_UID | N18 | | USBPHY1_UPLLGND | N14 | | USBPHY1_UPLLVDD | N15 | | USBPHY1_UPLLVDD | P17 | Table 94. Silicon Revision 2.0 Signal Ball Map Locations (continued) | Signal ID | Ball Location | |-----------|---------------| | SD6 | A17 | | SD7 | B16 | | SD8 | C14 | | SD9 | A16 | | SDBA0 | A6 | | SDBA1 | B6 | | SDCKE0 | D18 | | SDCKE1 | E17 | | VDD | L7 | | VDD | N7 | | VDD | R7 | | VDD | F8 | | VDD | R8 | | VDD | F9 | | VDD | F12 | | VDD | R12 | | VDD | G13 | | VDD | H15 | | VDD | J15 | | VSS | A1 | | VSS | Y1 | | VSS | J8 | | VSS | M8 | | VSS | N8 | | VSS | J9 | | Signal ID | Ball Location | |-------------------|---------------| | USBPHY1_VBUS | P18 | | USBPHY1_VDDA_BIAS | R20 | | USBPHY1_VSSA_BIAS | R18 | | USBPHY2_DM | Y17 | | USBPHY2_DP | Y18 | | VDD | M6 | | VDD | F7 | | VDD | J7 | | VSS | L9 | | VSS | N9 | | VSS | K10 | | VSS | P10 | | VSS | H11 | | VSS | H12 | | VSS | H13 | | VSS | J13 | | VSS | K13 | | VSS | L13 | | VSS | T17 | | VSS | A20 | | VSS | Y20 | | VSTBY | Т9 | | WDOG_RST | Y12 | | XTAL_AUDIO | V19 | | XTAL24M | U20 | Not available for the MCIMX351. Table 95. Silicon Revision 2.1 Signal Ball Map Locations | Signal ID | Ball Location | |--------------------------|---------------| | A0 | A5 | | A1 | D7 | | A10 | F15 | | A11 | D5 | | A12 | F6 | | A13 | B3 | | A14 | D14 | | A15 | D15 | | A16 | D13 | | A18 | D12 | | SDQS1 | E11 | | A19 | D11 | | A2 | E7 | | A21 | D10 | | SDQS2 | E10 | | A22 | D9 | | SDQS3 | E9 | | A24 | D8 | | A25 | E8 | | A3 | C6 | | A4 | D6 | | A5 | B5 | | A6 | C5 | | A7 | A4 | | A8 | B4 | | A9 | A3 | | ATA_BUFF_EN <sup>1</sup> | T5 | | ATA_CS0 | V7 | | ATA_CS1 | T7 | | ATA_DA0 | R4 | | ATA_DA1 | V1 | | ATA_DA2 | R5 | | ATA DATA0 | Y5 | | ATA_DATA1 | W5 | | ATA_DATA10 | V3 | | ATA_DATA11 | Y2 | | ATA_DATA12 | U3 | | ATA_DATA13 | W2 | | ATA_DATA14 | W1 | | ATA_DATA15 | T4 | | ATA_DATA2 | V5 | | ATA_DATA3 | U5 | | ATA_DATA4 | Y4 | | ATA_DATA5 | W4 | | | | | ATA_DATA6 | V4 | | Signal ID | Ball Location | | | | | | |---------------|---------------|--|--|--|--|--| | ATA_DATA7 | Y3 | | | | | | | ATA_DATA8 | U4 | | | | | | | ATA_DATA9 | W3 | | | | | | | ATA_DIOR | Y6 | | | | | | | ATA_DIOW | W6 | | | | | | | ATA_DMACK | V6 | | | | | | | ATA_DMARQ | T3 | | | | | | | ATA_INTRQ | V2 | | | | | | | ATA_IORDY | U6 | | | | | | | ATA_RESET_B | T6 | | | | | | | SDQS0 | E14 | | | | | | | BOOT_MODE0 | W10 | | | | | | | BOOT_MODE1 | U9 | | | | | | | CAPTURE | V12 | | | | | | | RAS | E16 | | | | | | | CLK_MODE0 | Y10 | | | | | | | CLK MODE1 | T10 | | | | | | | CLKO | V10 | | | | | | | COMPARE | T12 | | | | | | | CONTRAST | L16 | | | | | | | CS0 | F17 | | | | | | | CS1 | E19 | | | | | | | CS2 | B20 | | | | | | | CS3 | C19 | | | | | | | CS4 | E18 | | | | | | | CS5 | F19 | | | | | | | CSI_D10 | V16 | | | | | | | CSI_D11 | T15 | | | | | | | CSI_D12 | W16 | | | | | | | CSI_D13 | V15 | | | | | | | CSI D14 | U14 | | | | | | | CSI D15 | Y16 | | | | | | | CSI_D8 | U15 | | | | | | | CSI_D9 | W17 | | | | | | | CSI HSYNC | V14 | | | | | | | CSI MCLK | W15 | | | | | | | CSI_PIXCLK | Y15 | | | | | | | CSI_VSYNC | T14 | | | | | | | CSPI1_MISO | V9 | | | | | | | CSPI1_MOSI | W9 | | | | | | | CSPI1_SCLK | W8 | | | | | | | CSPI1_SPI_RDY | T8 | | | | | | | CSPI1_SS0 | Y8 | | | | | | | CSPI1_SS1 | U8 | | | | | | | CTS1 | R3 | | | | | | | | 110 | | | | | | Table 95. Silicon Revision 2.1 Signal Ball Map Locations (continued) | Signal ID | Ball Location | |----------------------|---------------| | CTS2 | G5 | | D0 | A2 | | D1 | D4 | | D10 | D2 | | D11 | E6 | | D12 | E3 | | D13 | F5 | | D14 | D1 | | D15 | E2 | | D2 | B2 | | D3 | E5 | | D3_CLS | L17 | | D3_DRDY | L20 | | D3_FPSHIFT | L15 | | D3_HSYNC | L18 | | D3_REV | M17 | | D3_SPL | M18 | | D3_VSYNC | M19 | | D4 | C3 | | D5 | B1 | | D6 | D3 | | D7 | C2 | | D8 | C1 | | D9 | E4 | | DE_B | W19 | | DQM0 | B19 | | SDCKE1 | D17 | | DQM2 | D16 | | DQM3 | C18 | | EB0 | F18 | | EB1 | F16 | | ECB | D19 | | EXT_ARMCLK | V8 | | | | | EXTAL_AUDIO EXTAL24M | W20<br>T20 | | | | | FEC_COL | P3 | | FEC_CRS | N5 | | FEC_MDC | R1 | | FEC_MDIO | P1 | | FEC_RDATA0 | P2 | | FEC_RDATA1 | N2 | | FEC_RDATA2 | M3 | | FEC_RDATA3 | N1 | | FEC_RX_CLK | R2 | | FEC_RX_DV | T2 | | FEC_RX_ERR | N3 | | Signal ID | Ball Location | | | | | | |------------|---------------|--|--|--|--|--| | FEC_TDATA0 | P5 | | | | | | | FEC_TDATA1 | M4 | | | | | | | FEC_TDATA2 | M5 | | | | | | | FEC_TDATA3 | L6 | | | | | | | FEC_TX_CLK | P4 | | | | | | | FEC_TX_EN | T1 | | | | | | | FEC_TX_ERR | N4 | | | | | | | FSR | K5 | | | | | | | FST | J1 | | | | | | | FUSE_VDD | P13 | | | | | | | FUSE_VSS | M11 | | | | | | | GPIO1_0 | T11 | | | | | | | GPIO1_1 | Y11 | | | | | | | GPIO2_0 | U11 | | | | | | | GPIO3_0 | V11 | | | | | | | HCKR | K2 | | | | | | | HCKT | J5 | | | | | | | I2C1_CLK | M20 | | | | | | | I2C1_DAT | N17 | | | | | | | I2C2_CLK | L3 | | | | | | | I2C2_DAT | M1 | | | | | | | LBA | D20 | | | | | | | LD0 | F20 | | | | | | | LD1 | G18 | | | | | | | LD10 | H20 | | | | | | | LD11 | J18 | | | | | | | LD12 | J16 | | | | | | | LD13 | J19 | | | | | | | LD14 | J17 | | | | | | | LD15 | J20 | | | | | | | LD16 | K14 | | | | | | | LD17 | K19 | | | | | | | LD18 | K18 | | | | | | | LD19 | K20 | | | | | | | LD2 | G17 | | | | | | | LD20 | K16 | | | | | | | LD21 | K17 | | | | | | | LD22 | K15 | | | | | | | LD23 | L19 | | | | | | | LD3 | G16 | | | | | | | LD4 | G19 | | | | | | | LD5 | H16 | | | | | | | LD6 | H18 | | | | | | | LD7 | G20 | | | | | | | LD8 | H17 | | | | | | | LD9 | H19 | | | | | | | | 1110 | | | | | | Table 95. Silicon Revision 2.1 Signal Ball Map Locations (continued) | Signal ID | Ball Location | |--------------------|---------------| | MA10 | C4 | | MGND | N11 | | MLB_CLK | W13 | | MLB_DAT | Y13 | | MLB_SIG | W12 | | MVDD | P11 | | NF_CE0 | G3 | | NFALE | F2 | | NFCLE | E1 | | NFRB | F3 | | NFRE B | F1 | | NFWE_B | G2 | | NFWP B | F4 | | NGND_ATA | M9 | | NGND_ATA | P9 | | NGND_ATA | L10 | | NGND_ATA NGND_CRM | L10 | | | | | NGND_CSI | N10 | | NGND_EMI1 | H8 | | NVCC_EMI1 | H10 | | NGND_EMI1 | J10 | | NGND_EMI2 | J11 | | NGND_EMI3 | J12 | | NGND_EMI3 | K12 | | NGND_JTAG | M13 | | NGND_LCDC | K11 | | NGND_LCDC | L12 | | NGND_MISC | M7 | | NGND_MISC | K8 | | NGND_MLB | M10 | | NGND_NFC | K9 | | NGND_SDIO | N12 | | NVCC_ATA | N6 | | NVCC_ATA | P6 | | NVCC_ATA | P7 | | NVCC_ATA | P8 | | NVCC_CRM | R9 | | NVCC_CSI | R11 | | NVCC_EMI1 | G7 | | NVCC_EMI1 | G8 | | NVCC_EMI1 | G9 | | NVCC_EMI1 | H9 | | NGND EMI1 | F10 | | NVCC_EMI1 | G10 | | NVCC_EMI1 | F11 | | NVCC_EMI1 | G11 | | INVOO_LIVII I | u i i | | Signal ID | Ball Location | |---------------|---------------| | NVCC_EMI2 | G12 | | NVCC_EMI2 | F13 | | VSS | F14 | | NVCC_EMI3 | G14 | | NVCC_JTAG | P16 | | NVCC_LCDC | H14 | | NVCC_LCDC | J14 | | NVCC_LCDC | L14 | | NVCC_LCDC | M14 | | NVCC_MISC | K6 | | NVCC_MISC | K7 | | NVCC_MISC | L8 | | NVCC_MLB | R10 | | NVCC_NFC | G6 | | NVCC_NFC | H6 | | NVCC_NFC | H7 | | NVCC_SDIO | P14 | | OE | E20 | | OSC_AUDIO_VDD | V20 | | OSC_AUDIO_VSS | U19 | | OSC24M_VDD | T19 | | OSC24M_VSS | T18 | | PGND | M12 | | PHY1_VDDA | M15 | | PHY1_VDDA | N20 | | PHY1_VSSA | N16 | | PHY1_VSSA | P20 | | PHY2_VDD | R13 | | PHY2_VSS | P12 | | POR_B | W11 | | POWER_FAIL | Y9 | | PVDD | N13 | | BCLK | E15 | | RESET_IN_B | U10 | | RTCK | U18 | | RTS1 | U1 | | RTS2 | G1 | | RW | C20 | | RXD1 | U2 | | RXD2 | НЗ | | SCK4 | L4 | | SCK5 | L5 | | SCKR | K3 | | SCKT | J4 | | DQM1 | C17 | | SD1 | A19 | Table 95. Silicon Revision 2.1 Signal Ball Map Locations (continued) | Signal ID | Ball Location | | | | | | |-----------|---------------|--|--|--|--|--| | SD1_CLK | V18 | | | | | | | SD1_CMD | Y19 | | | | | | | SD1_DATA0 | R14 | | | | | | | SD1_DATA1 | U16 | | | | | | | SD1_DATA2 | W18 | | | | | | | SD1_DATA3 | V17 | | | | | | | SD10 | A15 | | | | | | | SD11 | B15 | | | | | | | A17 | C13 | | | | | | | SD13 | B14 | | | | | | | SD14 | A14 | | | | | | | SD12 | B13 | | | | | | | SD16 | C12 | | | | | | | SD17 | C11 | | | | | | | SD18 | A12 | | | | | | | SD19 | B12 | | | | | | | SD2 | B12 | | | | | | | SD2 CLK | W14 | | | | | | | SD2_GER | U13 | | | | | | | SD2_DATA0 | V13 | | | | | | | SD2_DATA1 | T13 | | | | | | | SD2_DATA1 | Y14 | | | | | | | SD2_DATA3 | U12 | | | | | | | SD2_DATA3 | B11 | | | | | | | | A11 | | | | | | | SD21 | C10 | | | | | | | A20 | | | | | | | | SD22 | B10 | | | | | | | SD24 | A9 | | | | | | | SD25 | C9 | | | | | | | SD26 | B9 | | | | | | | SD27 | A8 | | | | | | | SD28 | B8 | | | | | | | SD29 | C8 | | | | | | | SD3 | C16 | | | | | | | SD30 | A7 | | | | | | | SD31 | B7 | | | | | | | SD4 | A18 | | | | | | | SD5 | C15 | | | | | | | SD6 | A17 | | | | | | | SD7 | B16 | | | | | | | SD8 | C14 | | | | | | | SD9 | A16 | | | | | | | SDBA0 | A6 | | | | | | | SDBA1 | B6 | | | | | | | SDCKE0 | D18 | | | | | | | CAS | E17 | | | | | | | Signal ID | Ball Location | | | | | | | |-------------------|---------------|--|--|--|--|--|--| | SDCLK | E12 | | | | | | | | SDCLK_B | E13 | | | | | | | | SD0 | B17 | | | | | | | | SD15 | A13 | | | | | | | | SD23 | A10 | | | | | | | | A23 | C7 | | | | | | | | SDWE | G15 | | | | | | | | SJC_MOD | U17 | | | | | | | | SRXD4 | L1 | | | | | | | | SRXD5 | K4 | | | | | | | | STXD4 | M2 | | | | | | | | STXD5 | K1 | | | | | | | | STXFS4 | L2 | | | | | | | | STXFS5 | J6 | | | | | | | | TCK | R17 | | | | | | | | TDI | P15 | | | | | | | | TDO | R15 | | | | | | | | TEST_MODE | Y7 | | | | | | | | TMS | R16 | | | | | | | | TRSTB | T16 | | | | | | | | TTM_PIN | M16 | | | | | | | | TX0 | G4 | | | | | | | | TX1 | H1 | | | | | | | | TX2_RX3 | H5 | | | | | | | | TX3_RX2 | J2 | | | | | | | | TX4_RX1 | H4 | | | | | | | | TX5_RX0 | J3 | | | | | | | | TXD1 | R6 | | | | | | | | TXD2 | H2 | | | | | | | | USBOTG_OC | U7 | | | | | | | | USBOTG_PWR | W7 | | | | | | | | USBPHY1_DM | N19 | | | | | | | | USBPHY1_DP | P19 | | | | | | | | USBPHY1_RREF | R19 | | | | | | | | USBPHY1_UID | N18 | | | | | | | | USBPHY1_UPLLGND | N14 | | | | | | | | USBPHY1_UPLLVDD | N15 | | | | | | | | USBPHY1_UPLLVDD | P17 | | | | | | | | USBPHY1_VBUS | P18 | | | | | | | | USBPHY1_VDDA_BIAS | R20 | | | | | | | | USBPHY1_VSSA_BIAS | R18 | | | | | | | | USBPHY2_DM | Y17 | | | | | | | | USBPHY2 DP | Y18 | | | | | | | | VDD | M6 | | | | | | | | VDD | F7 | | | | | | | | VDD | J7 | | | | | | | | | <u>,</u> | | | | | | | Table 95. Silicon Revision 2.1 Signal Ball Map Locations (continued) | Signal ID | Ball Location | |-----------|---------------| | VDD | L7 | | VDD | N7 | | VDD | R7 | | VDD | F8 | | VDD | R8 | | VDD | F9 | | VDD | F12 | | VDD | R12 | | VDD | G13 | | VDD | H15 | | VDD | J15 | | VSS | A1 | | VSS | Y1 | | VSS | J8 | | VSS | M8 | | VSS | N8 | | VSS | J9 | | Signal ID | Ball Location | |------------|---------------| | VSS | L9 | | VSS | N9 | | VSS | K10 | | VSS | P10 | | VSS | H11 | | VSS | H12 | | NVCC_EMI2 | H13 | | VSS | J13 | | VSS | K13 | | VSS | L13 | | VSS | T17 | | VSS | A20 | | VSS | Y20 | | VSTBY | T9 | | WDOG_RST | Y12 | | XTAL_AUDIO | V19 | | XTAL24M | U20 | Not available for the MCIMX351. Table 96. Silicon Revision 2.0 Ball Map—17 x 17, 0.8 mm Pitch<sup>1</sup> | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | _, | |---|--------------------|------------------------|------------------------|--------------------|-------------------------|-------------------------|-------------------|---------------------------|------------------------|--------------------|-------------------|-------------------|-------------------|---------------------------------|---------------------------------|-------------------|---------------------------------|---------------------------------------|---------------------------|---------------------------------------|----| | Α | VSS | D0 | A9 | A7 | A0 | SDB<br>A0 | SD3<br>0 | SD2<br>7 | SD2<br>4 | SDQ<br>S2 | SD2<br>1 | SD1<br>8 | SDQ<br>S1 | SD1<br>4 | SD1<br>0 | SD9 | SD6 | SD4 | SD1 | VSS | Α | | В | D5 | D2 | A13 | A8 | A5 | SDB<br>A1 | SD3<br>1 | SD2<br>8 | SD2<br>6 | SD2<br>3 | SD2<br>0 | SD1<br>9 | SD1<br>5 | SD1<br>3 | SD1<br>1 | SD7 | SDQ<br>S0 | SD2 | DQM<br>0 | CS2 | В | | С | D8 | D7 | D4 | MA1<br>0 | A6 | А3 | SDQ<br>S3 | SD2<br>9 | SD2<br>5 | SD2<br>2 | SD1<br>7 | SD1<br>6 | SD1<br>2 | SD8 | SD5 | SD3 | SD0 | DQM<br>3 | CS3 | RW | С | | D | D14 | D10 | D6 | D1 | A11 | A4 | A1 | A24 | A22 | A20 | A19 | A17 | A16 | A14 | A15 | DQM<br>2 | DQM<br>1 | SDC<br>KE0 | ECB | LBA | D | | Е | NFC<br>LE | D15 | D12 | D9 | D3 | D11 | A2 | A25 | A23 | A21 | A18 | SDC<br>LK | SDC<br>LK_<br>B | BCL<br>K | RAS | CAS | SDC<br>KE1 | CS4 | CS1 | OE | Ε | | F | NFR<br>E_B | NFA<br>LE | NFR<br>B | NFW<br>P_B | D13 | A12 | VDD | VDD | VDD | NVC<br>C_E<br>MI1 | NVC<br>C_E<br>MI1 | VDD | NVC<br>C_E<br>MI2 | NVC<br>C_E<br>MI2 | A10 | EB1 | CS0 | EB0 | CS5 | LD0 | F | | G | RTS<br>2 | NFW<br>E_B | NF_<br>CE0 | TX0 | CTS<br>2 | NVC<br>C_N<br>FC | NVC<br>C_E<br>MI1 | NVC<br>C_E<br>MI1 | NVC<br>C_E<br>MI1 | NVC<br>C_E<br>MI1 | NVC<br>C_E<br>MI1 | NVC<br>C_E<br>MI2 | VDD | NVC<br>C_E<br>MI3 | SDW<br>E | LD3 | LD2 | LD1 | LD4 | LD7 | G | | Н | TX1 | TXD<br>2 | RXD<br>2 | TX4_<br>RX1 | TX2_<br>RX3 | NVC<br>C_N<br>FC | NVC<br>C_N<br>FC | NGN<br>D_E<br>MI1 | NVC<br>C_E<br>MI1 | NGN<br>D_E<br>MI1 | VSS | VSS | VSS | NVC<br>C_L<br>CDC | VDD | LD5 | LD8 | LD6 | LD9 | LD10 | Н | | J | FST | TX3_<br>RX2 | TX5_<br>RX0 | SCK<br>T | HCK<br>T | STX<br>FS5 | VDD | VSS | VSS | NGN<br>D_E<br>MI1 | NGN<br>D_E<br>MI2 | NGN<br>D_E<br>MI3 | VSS | NVC<br>C_L<br>CDC | VDD | LD12 | LD14 | LD11 | LD13 | LD15 | J | | K | STX<br>D5 | HCK<br>R | SCK<br>R | SRX<br>D5 | FSR | NVC<br>C_MI<br>SC | NVC<br>C_MI<br>SC | NGN<br>D_MI<br>SC | NGN<br>D_N<br>FC | VSS | NGN<br>D_L<br>CDC | NGN<br>D_E<br>MI3 | VSS | LD16 | LD22 | LD20 | LD21 | LD18 | LD17 | LD19 | K | | L | SRX<br>D4 | STX<br>FS4 | I2C2<br>_CL<br>K | SCK<br>4 | SCK<br>5 | FEC<br>_TD<br>ATA3 | VDD | NVC<br>C_MI<br>SC | VSS | NGN<br>D_A<br>TA | NGN<br>D_C<br>RM | NGN<br>D_L<br>CDC | VSS | NVC<br>C_L<br>CDC | D3_<br>FPS<br>HIFT | CON<br>TRA<br>ST | D3_<br>CLS | D3_<br>HSY<br>NC | LD23 | D3_<br>DRD<br>Y | L | | М | I2C2<br>_DAT | STX<br>D4 | FEC<br>_RD<br>ATA2 | FEC<br>_TD<br>ATA1 | FEC<br>_TD<br>ATA2 | VDD | NGN<br>D_MI<br>SC | VSS | NGN<br>D_A<br>TA | NGN<br>D_M<br>LB | FUS<br>E_V<br>SS | PGN<br>D | NGN<br>D_JT<br>AG | NVC<br>C_L<br>CDC | PHY<br>1_V<br>DDA | TTM<br>_PIN | D3_<br>REV | D3_<br>SPL | D3_<br>VSY<br>NC | I2C1<br>_CL<br>K | М | | N | FEC<br>_RD<br>ATA3 | FEC<br>_RD<br>ATA1 | FEC<br>_RX<br>_ER<br>R | FEC<br>_TX_<br>ERR | FEC<br>_CR<br>S | NVC<br>C_A<br>TA | VDD | VSS | VSS | NGN<br>D_C<br>SI | MGN<br>D | NGN<br>D_S<br>DIO | PVD<br>D | USB<br>PHY<br>1_U<br>PLL<br>GND | USB<br>PHY<br>1_U<br>PLLV<br>DD | PHY<br>1_V<br>SSA | I2C1<br>_DAT | USB<br>PHY<br>1_UI<br>D | USB<br>PHY<br>1_D<br>M | PHY<br>1_V<br>DDA | N | | Р | FEC<br>_MDI<br>O | FEC<br>_RD<br>ATA0 | FEC<br>_CO<br>L | FEC<br>_TX_<br>CLK | FEC<br>_TD<br>ATA0 | NVC<br>C_A<br>TA | NVC<br>C_A<br>TA | NVC<br>C_A<br>TA | NGN<br>D_A<br>TA | VSS | MVD<br>D | PHY<br>2_V<br>SS | FUS<br>E_V<br>DD | NVC<br>C_S<br>DIO | TDI | NVC<br>C_JT<br>AG | USB<br>PHY<br>1_U<br>PLLV<br>DD | USB<br>PHY<br>1_V<br>BUS | USB<br>PHY<br>1_D<br>P | PHY<br>1_V<br>SSA | Р | | R | FEC<br>_MD<br>C | FEC<br>_RX<br>_CL<br>K | CTS<br>1 | ATA_<br>DA0 | ATA_<br>DA2 | TXD<br>1 | VDD | VDD | NVC<br>C_C<br>RM | NVC<br>C_M<br>LB | NVC<br>C_C<br>SI | VDD | PHY<br>2_V<br>DD | SD1<br>_DAT<br>A0 | TDO | TMS | TCK | USB<br>PHY<br>1_V<br>SSA<br>_BIA<br>S | USB<br>PHY<br>1_R<br>REF | USB<br>PHY<br>1_V<br>DDA<br>_BIA<br>S | R | | Т | FEC<br>_TX_<br>EN | FEC<br>_RX<br>_DV | ATA_<br>DMA<br>RQ | ATA_<br>DATA<br>15 | ATA_<br>BUF<br>F_E<br>N | ATA_<br>RES<br>ET_<br>B | ATA_<br>CS1 | CSPI<br>1_S<br>PI_R<br>DY | VST<br>BY | CLK<br>_MO<br>DE1 | GPI<br>O1_<br>0 | COM<br>PAR<br>E | SD2<br>_DAT<br>A1 | CSI_<br>VSY<br>NC | CSI_<br>D11 | TRS<br>TB | VSS | OSC<br>24M<br>_VS<br>S | OSC<br>24M<br>_VD<br>D | EXT<br>AL24<br>M | Т | | U | RTS<br>1 | RXD<br>1 | ATA_<br>DATA<br>12 | ATA_<br>DATA<br>8 | ATA_<br>DATA<br>3 | ATA_<br>IOR<br>DY | USB<br>OTG<br>_OC | CSPI<br>1_S<br>S1 | BOO<br>T_M<br>ODE<br>1 | RES<br>ET_I<br>N_B | GPI<br>02_<br>0 | SD2<br>_DAT<br>A3 | SD2<br>_CM<br>D | CSI_<br>D14 | CSI_<br>D8 | SD1<br>_DAT<br>A1 | SJC<br>_MO<br>D | RTC<br>K | OSC<br>_AU<br>DIO_<br>VSS | XTAL<br>24M | U | # Table 96. Silicon Revision 2.0 Ball Map—17 x 17, 0.8 mm Pitch<sup>1</sup> (continued) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | | |---|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|------------------------|------------------------|--------------------|------------------------|-----------------|------------------|-------------------|-------------------|--------------------|-------------|------------------------|------------------------|--------------------|---------------------------|---| | V | ATA_<br>DA1 | ATA_<br>INTR<br>Q | ATA_<br>DATA<br>10 | ATA_<br>DATA<br>6 | ATA_<br>DATA<br>2 | ATA_<br>DMA<br>CK | ATA_<br>CS0 | EXT<br>_AR<br>MCL<br>K | CSPI<br>1_MI<br>SO | CLK<br>O | GPI<br>O3_<br>0 | CAP<br>TUR<br>E | SD2<br>_DAT<br>A0 | CSI_<br>HSY<br>NC | CSI_<br>D13 | CSI_<br>D10 | SD1<br>_DAT<br>A3 | SD1<br>_CL<br>K | XTAL<br>_AU<br>DIO | OSC<br>_AU<br>DIO_<br>VDD | ٧ | | W | ATA_<br>DATA<br>14 | ATA_<br>DATA<br>13 | ATA_<br>DATA<br>9 | ATA_<br>DATA<br>5 | ATA_<br>DATA<br>1 | ATA_<br>DIO<br>W | USB<br>OTG<br>_PW<br>R | CSPI<br>1_S<br>CLK | CSPI<br>1_M<br>OSI | BOO<br>T_M<br>ODE<br>0 | POR<br>_B | MLB<br>_SIG | MLB<br>_CL<br>K | SD2<br>_CL<br>K | CSI_<br>MCL<br>K | CSI_<br>D12 | CSI_<br>D9 | SD1<br>_DAT<br>A2 | DE_<br>B | EXT<br>AL_<br>AUDI<br>O | W | | Υ | VSS | ATA_<br>DATA<br>11 | ATA_<br>DATA<br>7 | ATA_<br>DATA<br>4 | ATA_<br>DATA<br>0 | ATA_<br>DIO<br>R | TES<br>T_M<br>ODE | CSPI<br>1_S<br>S0 | POW<br>ER_<br>FAIL | CLK<br>_MO<br>DE0 | GPI<br>01_<br>1 | WD<br>OG_<br>RST | MLB<br>_DAT | SD2<br>_DAT<br>A2 | CSI_<br>PIXC<br>LK | CSI_<br>D15 | USB<br>PHY<br>2_D<br>M | USB<br>PHY<br>2_D<br>P | SD1<br>_CM<br>D | VSS | Υ | <sup>&</sup>lt;sup>1</sup> See Table 95 for pins unavailable in the MCIMX351 SoC. ## Table 97. Silicon Revision 2.1 Ball Map—17 x 17, 0.8 mm Pitch | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | | |---|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|---------------------------------|---------------------------------|-------------------|--------------|-------------------------|------------------------|-------------------|---| | Α | GND | D0 | A9 | A7 | A0 | SDB<br>A0 | SD30 | SD27 | SD24 | SD23 | SD21 | SD18 | SD15 | SD14 | SD10 | SD9 | SD6 | SD4 | SD1 | GND | Α | | В | D5 | D2 | A13 | A8 | A5 | SDB<br>A1 | SD31 | SD28 | SD26 | SD22 | SD20 | SD19 | SD12 | SD13 | SD11 | SD7 | SD0 | SD2 | DQM<br>0 | CS2 | В | | С | D8 | D7 | D4 | MA1<br>0 | A6 | А3 | A23 | SD29 | SD25 | A20 | SD17 | SD16 | A17 | SD8 | SD5 | SD3 | DQM<br>1 | DQM<br>3 | CS3 | RW | С | | D | D14 | D10 | D6 | D1 | A11 | A4 | A1 | A24 | A22 | A21 | A19 | A18 | A16 | A14 | A15 | DQM<br>2 | SDC<br>KE1 | SDC<br>KE0 | ECB | LBA | D | | Е | NFC<br>LE | D15 | D12 | D9 | D3 | D11 | A2 | A25 | SDQ<br>S3 | SDQ<br>S2 | SDQ<br>S1 | SDC<br>LK | SDC<br>LK_B | SDQ<br>S0 | BCL<br>K | RAS | CAS | CS4 | CS1 | OE | Е | | F | NFR<br>E_B | NFAL<br>E | NFR<br>B | NFW<br>P_B | D13 | A12 | VDD<br>7 | VDD<br>7 | VDD<br>7 | GND | NVC<br>C_E<br>MI1 | VDD<br>7 | NVC<br>C_E<br>MI2 | GND | A10 | EB1 | CS0 | EB0 | CS5 | LD0 | F | | G | RTS<br>2 | NFW<br>E_B | NF_<br>CE0 | TX0 | CTS<br>2 | NVC<br>C_N<br>FC | NVC<br>C_E<br>MI1 | NVC<br>C_E<br>MI1 | NVC<br>C_E<br>MI1 | NVC<br>C_E<br>MI1 | NVC<br>C_E<br>MI1 | NVC<br>C_E<br>MI2 | VDD<br>6 | NVC<br>C_E<br>MI3 | SDW<br>E | LD3 | LD2 | LD1 | LD4 | LD7 | G | | Н | TX1 | TXD<br>2 | RXD<br>2 | TX4_<br>RX1 | TX2_<br>RX3 | NVC<br>C_N<br>FC | NVC<br>C_N<br>FC | GND | NVC<br>C_E<br>MI1 | NVC<br>C_E<br>MI1 | GND | GND | NVC<br>C_E<br>MI2 | NVC<br>C_L<br>CDC | VDD<br>5 | LD5 | LD8 | LD6 | LD9 | LD10 | Н | | J | FST | TX3_<br>RX2 | TX5_<br>RX0 | SCK<br>T | HCK<br>T | STX<br>FS5 | VDD<br>1 | GND | GND | GND | GND | GND | GND | NVC<br>C_L<br>CDC | VDD<br>5 | LD12 | LD14 | LD11 | LD13 | LD15 | J | | K | STX<br>D5 | HCK<br>R | SCK<br>R | SRX<br>D5 | FSR | NVC<br>C_MI<br>SC | NVC<br>C_MI<br>SC | GND | GND | GND | GND | GND | GND | LD16 | LD22 | LD20 | LD21 | LD18 | LD17 | LD19 | K | | L | SRX<br>D4 | STX<br>FS4 | I2C2<br>_CLK | SCK<br>4 | SCK<br>5 | FEC<br>_TDA<br>TA3 | VDD<br>2 | NVC<br>C_MI<br>SC | GND | GND | GND | GND | GND | NVC<br>C_L<br>CDC | D3_F<br>PSHI<br>FT | CON<br>TRA<br>ST | D3_<br>CLS | D3_<br>HSY<br>NC | LD23 | D3_<br>DRD<br>Y | L | | М | I2C2<br>_DAT | STX<br>D4 | FEC<br>_RD<br>ATA2 | FEC<br>_TDA<br>TA1 | FEC<br>_TDA<br>TA2 | VDD<br>2 | GND | GND | GND | GND | FUS<br>E_V<br>SS | PGN<br>D | GND | NVC<br>C_L<br>CDC | PHY<br>1_VD<br>DA | TTM<br>_PAD | D3_<br>REV | D3_S<br>PL | D3_V<br>SYN<br>C | I2C1<br>_CLK | М | | N | FEC<br>_RD<br>ATA3 | FEC<br>_RD<br>ATA1 | FEC<br>_RX_<br>ERR | FEC<br>_TX_<br>ERR | FEC<br>_CR<br>S | NVC<br>C_AT<br>A | VDD<br>3 | GND | GND | GND | MGN<br>D | GND | PVD<br>D | USB<br>PHY<br>1_UP<br>LLG<br>ND | USB<br>PHY<br>1_UP<br>LLVD<br>D | PHY<br>1_VS<br>SA | I2C1<br>_DAT | USB<br>PHY<br>1_UI<br>D | USB<br>PHY<br>1_D<br>M | PHY<br>1_VD<br>DA | N | Table 97. Silicon Revision 2.1 Ball Map—17 x 17, 0.8 mm Pitch (continued) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | | |---|--------------------|--------------------|--------------------|--------------------|-------------------------|---------------------|------------------------|---------------------------|------------------------|------------------------|------------------|-------------------|-------------------|-------------------|--------------------|-------------------|---------------------------------|-----------------------------------|---------------------------|-----------------------------------|---| | Р | FEC<br>_MDI<br>O | FEC<br>_RD<br>ATA0 | FEC<br>_CO<br>L | FEC<br>_TX_<br>CLK | FEC<br>_TDA<br>TA0 | NVC<br>C_AT<br>A | NVC<br>C_AT<br>A | NVC<br>C_AT<br>A | GND | GND | MVD<br>D | PHY<br>2_VS<br>S | FUS<br>E_V<br>DD | NVC<br>C_S<br>DIO | TDI | NVC<br>C_JT<br>AG | USB<br>PHY<br>1_UP<br>LLVD<br>D | USB<br>PHY<br>1_VB<br>US | USB<br>PHY<br>1_DP | PHY<br>1_VS<br>SA | Р | | R | FEC MC | FEC<br>_RX_<br>CLK | CTS<br>1 | ATA_<br>DA0 | ATA_<br>DA2 | TXD<br>1 | VDD<br>3 | VDD<br>3 | NVC<br>C_C<br>RM | NVC<br>C_M<br>LB | NVC<br>C_C<br>SI | VDD<br>4 | PHY<br>2_VD<br>D | SD1_<br>DATA<br>0 | TDO | TMS | TCK | USB<br>PHY<br>1_VS<br>SA_<br>BIAS | USB<br>PHY<br>1_R<br>REF | USB<br>PHY<br>1_VD<br>DA_<br>BIAS | R | | Т | FEC<br>_TX_<br>EN | FEC<br>_RX_<br>DV | ATA_<br>DMA<br>RQ | ATA_<br>DATA<br>15 | ATA_<br>BUF<br>F_E<br>N | ATA_<br>RES<br>ET_B | ATA_<br>CS1 | CSPI<br>1_SP<br>I_RD<br>Y | VST<br>BY | CLK_<br>MOD<br>E1 | GPIO<br>1_0 | COM<br>PAR<br>E | SD2_<br>DATA<br>1 | CSI_<br>VSY<br>NC | CSI_<br>D11 | TRS<br>TB | GND | OSC<br>24M_<br>VSS | OSC<br>24M_<br>VDD | EXTA<br>L24M | Т | | U | RTS<br>1 | RXD<br>1 | ATA_<br>DATA<br>12 | ATA_<br>DATA<br>8 | ATA_<br>DATA<br>3 | ATA_<br>IORD<br>Y | USB<br>OTG<br>_OC | CSPI<br>1_SS<br>1 | BOO<br>T_M<br>ODE<br>1 | RES<br>ET_I<br>N_B | GPIO<br>2_0 | SD2_<br>DATA<br>3 | SD2_<br>CMD | CSI_<br>D14 | CSI_<br>D8 | SD1_<br>DATA<br>1 | SJC_<br>MOD | RTC<br>K | OSC<br>_AU<br>DIO_<br>VSS | XTAL<br>24M | U | | V | ATA_<br>DA1 | ATA_<br>INTR<br>Q | ATA_<br>DATA<br>10 | ATA_<br>DATA<br>6 | ATA_<br>DATA<br>2 | ATA_<br>DMA<br>CK | ATA_<br>CS0 | EXT_<br>ARM<br>CLK | CSPI<br>1_MI<br>SO | CLK<br>O | GPIO<br>3_0 | CAP<br>TUR<br>E | SD2_<br>DATA<br>0 | CSI_<br>HSY<br>NC | CSI_<br>D13 | CSI_<br>D10 | SD1_<br>DATA<br>3 | SD1_<br>CLK | XTAL<br>_AU<br>DIO | OSC<br>_AU<br>DIO_<br>VDD | V | | W | ATA_<br>DATA<br>14 | ATA_<br>DATA<br>13 | ATA_<br>DATA<br>9 | ATA_<br>DATA<br>5 | ATA_<br>DATA<br>1 | ATA_<br>DIO<br>W | USB<br>OTG<br>_PW<br>R | CSPI<br>1_SC<br>LK | CSPI<br>1_M<br>OSI | BOO<br>T_M<br>ODE<br>0 | POR<br>_B | MLB<br>_SIG | MLB<br>_CLK | SD2_<br>CLK | CSI_<br>MCL<br>K | CSI_<br>D12 | CSI_<br>D9 | SD1_<br>DATA<br>2 | DE_<br>B | EXTA<br>L_AU<br>DIO | W | | Y | GND | ATA_<br>DATA<br>11 | ATA_<br>DATA<br>7 | ATA_<br>DATA<br>4 | ATA_<br>DATA<br>0 | ATA_<br>DIOR | TES<br>T_M<br>ODE | CSPI<br>1_SS<br>0 | POW<br>ER_<br>FAIL | CLK_<br>MOD<br>E0 | GPIO<br>1_1 | WDO<br>G_R<br>ST | MLB<br>_DAT | SD2_<br>DATA<br>2 | CSI_<br>PIXC<br>LK | CSI_<br>D15 | USB<br>PHY<br>2_D<br>M | USB<br>PHY<br>2_DP | SD1_<br>CMD | GND | Υ | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | | # **6 Product Documentation** All related product documentation for the i.MX35 processor is located at http://www.freescale.com/imx. # 7 Revision History Table 98 shows the revision history of this document. Note: There were no revisions of this document between revision 1 and revision 4 or between revision 6 and revision 7. Table 98. i.MX35 Data Sheet Revision History | Revision<br>Number | Date | Substantive Change(s) | |--------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | 06/2012 | <ul> <li>In Table 2, "Functional Differences in the i.MX35 Parts," on page 4, added two columns for part numbers MCIMX353 and MCIMX357.</li> <li>Added Table 29, "Clock Input Tolerance," on page 32 in Section 4.9.3, "DPLL Electrical Specifications."</li> <li>Updated Table 39, "DDR2 SDRAM Timing Parameter Table," on page 51 for DDR2-400 values.</li> <li>Updated Table 41, "DDR2 SDRAM Write Cycle Parameters," on page 53 for DDR2-400 values.</li> <li>Added Table 15, "AC Requirements of I/O Pins," on page 25.</li> <li>Updated WE4 parameter in Table 33, "WEIM Bus Timing Parameters," on page 38.</li> </ul> | | 9 | 08/2010 | <ul> <li>Updated Table 32, "NFC Timing Parameters."</li> <li>Updated Table 33, "WEIM Bus Timing Parameters."</li> </ul> | | 8 | 04/2010 | <ul> <li>Updated Table 1, "Ordering Information."</li> <li>Updated Table 14, "I/O Pin DC Electrical Characteristics."</li> </ul> | | 6 | 10/21/2009 | <ul> <li>Added information for silicon rev. 2.1</li> <li>Updated Table 1, "Ordering Information."</li> <li>Added Table 95, "Silicon Revision 2.1 Signal Ball Map Locations."</li> <li>Added Table 97, "Silicon Revision 2.1 Ball Map—17 x 17, 0.8 mm Pitch."</li> </ul> | | 5 | 08/06/2009 | <ul> <li>Filled in TBDs in Table 14.</li> <li>Revised Figure 15 and Table 33 by removing FCE = 0 and FCE = 1. Added footnote 3 to the table.</li> <li>Added Table 26, "AC Electrical Characteristics of DDR Type IO Pins in SDRAM Mode Max Drive (1.8 V)."</li> </ul> | | 4 | 04/30/2009 | <ul> <li>Note: There were no revisions of this document between revision 1 and revision 4.</li> <li>In Section 4.3.1, "Powering Up," reverse positions of steps 5 and 6.</li> <li>Updated values in Table 10, "i.MX35 Power Modes."</li> <li>Added Section 4.4, "Reset Timing."</li> <li>In Section 4.8.2, "AC Electrical Characteristics for DDR Pins (DDR2, Mobile DDR, and SDRAM Modes)," removed Slow Slew rate tables, relabeled Table 24, "AC Electrical Characteristics of DDR Type IO Pins in mDDR Mode," and Table 25, "AC Electrical Characteristics of DDR Type IO Pins in SDRAM Mode," to exclude mention of slew rate.</li> <li>In Section 4.9.5.2, "Wireless External Interface Module (WEIM)," modified Figure 16, "Synchronous Memory Timing Diagram for Read Access—WSC = 1," through Figure 21, "Muxed A/D Mode Timing Diagram for Synchronous Read Access—WSC = 7, LBA = 1, LBN = 1, LAH = 1, OEA = 7."</li> <li>In Section 4.9.6, "Enhanced Serial Audio Interface (ESAI) Timing Specifications," modified Figure 36, "ESAI Transmitter Timing," and Figure 37, "ESAI Receiver Timing," to remove extraneous signals. Removed a note from Figure 36, "ESAI Transmitter Timing."</li> </ul> | | 1 | 12/2008 | <ul> <li>Updated Section 4.3.1, "Powering Up."</li> <li>Section 4.7, "Module-Level AC Electrical Specifications": Updated NFC, SDRAM and mDDR SDRAM timing. Inserted DDR2 SDRAM timing.</li> </ul> | | 0 | 10/2008 | Initial public release | #### How to Reach Us: #### **Home Page:** www.freescale.com #### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com www.freescale.com/support #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com ## For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @ hibbertgroup.com Document Number: MCIMX35SR2AEC Rev. 10 06/2012 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM is the registered trademark of ARM Limited. ARM1136JF-S is the trademark of ARM Limited. © 2012 Freescale Semiconductor, Inc.